~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/Documentation/arch/powerpc/imc.rst

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /Documentation/arch/powerpc/imc.rst (Version linux-6.12-rc7) and /Documentation/arch/i386/imc.rst (Version linux-5.0.21)


  1 .. SPDX-License-Identifier: GPL-2.0               
  2 .. _imc:                                          
  3                                                   
  4 ===================================               
  5 IMC (In-Memory Collection Counters)               
  6 ===================================               
  7                                                   
  8 Anju T Sudhakar, 10 May 2019                      
  9                                                   
 10 .. contents::                                     
 11     :depth: 3                                     
 12                                                   
 13                                                   
 14 Basic overview                                    
 15 ==============                                    
 16                                                   
 17 IMC (In-Memory collection counters) is a hardw    
 18 collects large numbers of hardware performance    
 19 on-chip but off-core), Core level and Thread l    
 20                                                   
 21 The Nest PMU counters are handled by a Nest IM    
 22 (On-Chip Controller) complex. The microcode co    
 23 the nest IMC counter data to memory.              
 24                                                   
 25 The Core and Thread IMC PMU counters are handl    
 26 counters give us the IMC counters' data per co    
 27 give us the IMC counters' data per CPU thread.    
 28                                                   
 29 OPAL obtains the IMC PMU and supported events     
 30 and passes on to the kernel via the device tre    
 31 contains:                                         
 32                                                   
 33 - Event name                                      
 34 - Event Offset                                    
 35 - Event description                               
 36                                                   
 37 and possibly also:                                
 38                                                   
 39 - Event scale                                     
 40 - Event unit                                      
 41                                                   
 42 Some PMUs may have a common scale and unit val    
 43 events. For those cases, the scale and unit pr    
 44 inherited from the PMU.                           
 45                                                   
 46 The event offset in the memory is where the co    
 47                                                   
 48 IMC catalog is available at:                      
 49         https://github.com/open-power/ima-cata    
 50                                                   
 51 The kernel discovers the IMC counters informat    
 52 `imc-counters` device node which has a compati    
 53 `ibm,opal-in-memory-counters`. From the device    
 54 and their event's information and register the    
 55 kernel.                                           
 56                                                   
 57 IMC example usage                                 
 58 =================                                 
 59                                                   
 60 .. code-block:: sh                                
 61                                                   
 62   # perf list                                     
 63   [...]                                           
 64   nest_mcs01/PM_MCS01_64B_RD_DISP_PORT01/         
 65   nest_mcs01/PM_MCS01_64B_RD_DISP_PORT23/         
 66   [...]                                           
 67   core_imc/CPM_0THRD_NON_IDLE_PCYC/               
 68   core_imc/CPM_1THRD_NON_IDLE_INST/               
 69   [...]                                           
 70   thread_imc/CPM_0THRD_NON_IDLE_PCYC/             
 71   thread_imc/CPM_1THRD_NON_IDLE_INST/             
 72                                                   
 73 To see per chip data for nest_mcs0/PM_MCS_DOWN    
 74                                                   
 75 .. code-block:: sh                                
 76                                                   
 77   # ./perf stat -e "nest_mcs01/PM_MCS01_64B_WR    
 78                                                   
 79 To see non-idle instructions for core 0:          
 80                                                   
 81 .. code-block:: sh                                
 82                                                   
 83   # ./perf stat -e "core_imc/CPM_NON_IDLE_INST    
 84                                                   
 85 To see non-idle instructions for a "make":        
 86                                                   
 87 .. code-block:: sh                                
 88                                                   
 89   # ./perf stat -e "thread_imc/CPM_NON_IDLE_PC    
 90                                                   
 91                                                   
 92 IMC Trace-mode                                    
 93 ===============                                   
 94                                                   
 95 POWER9 supports two modes for IMC which are th    
 96 mode. In Accumulation mode, event counts are a    
 97 Hypervisor then reads the posted counts period    
 98 Trace mode, the 64 bit trace SCOM value is ini    
 99 information. The CPMCxSEL and CPMC_LOAD in the    
100 to be monitored and the sampling duration. On     
101 hardware snapshots the program counter along w    
102 memory pointed by LDBAR.                          
103                                                   
104 LDBAR is a 64 bit special purpose per thread r    
105 whether hardware is configured for accumulatio    
106                                                   
107 LDBAR Register Layout                             
108 ---------------------                             
109                                                   
110   +-------+----------------------+                
111   | 0     | Enable/Disable       |                
112   +-------+----------------------+                
113   | 1     | 0: Accumulation Mode |                
114   |       +----------------------+                
115   |       | 1: Trace Mode        |                
116   +-------+----------------------+                
117   | 2:3   | Reserved             |                
118   +-------+----------------------+                
119   | 4-6   | PB scope             |                
120   +-------+----------------------+                
121   | 7     | Reserved             |                
122   +-------+----------------------+                
123   | 8:50  | Counter Address      |                
124   +-------+----------------------+                
125   | 51:63 | Reserved             |                
126   +-------+----------------------+                
127                                                   
128 TRACE_IMC_SCOM bit representation                 
129 ---------------------------------                 
130                                                   
131   +-------+------------+                          
132   | 0:1   | SAMPSEL    |                          
133   +-------+------------+                          
134   | 2:33  | CPMC_LOAD  |                          
135   +-------+------------+                          
136   | 34:40 | CPMC1SEL   |                          
137   +-------+------------+                          
138   | 41:47 | CPMC2SEL   |                          
139   +-------+------------+                          
140   | 48:50 | BUFFERSIZE |                          
141   +-------+------------+                          
142   | 51:63 | RESERVED   |                          
143   +-------+------------+                          
144                                                   
145 CPMC_LOAD contains the sampling duration. SAMP    
146 event to count. BUFFERSIZE indicates the memor    
147 hardware snapshots the program counter along w    
148 memory and reloads the CMPC_LOAD value for the    
149 hardware does not support exceptions, so it qu    
150 buffer reaches the end.                           
151                                                   
152 *Currently the event monitored for trace-mode     
153                                                   
154 Trace IMC example usage                           
155 =======================                           
156                                                   
157 .. code-block:: sh                                
158                                                   
159   # perf list                                     
160   [....]                                          
161   trace_imc/trace_cycles/                         
162                                                   
163 To record an application/process with trace-im    
164                                                   
165 .. code-block:: sh                                
166                                                   
167   # perf record -e trace_imc/trace_cycles/ yes    
168   [ perf record: Woken up 1 times to write dat    
169   [ perf record: Captured and wrote 0.012 MB p    
170                                                   
171 The `perf.data` generated, can be read using p    
172                                                   
173 Benefits of using IMC trace-mode                  
174 ================================                  
175                                                   
176 PMI (Performance Monitoring Interrupts) interr    
177 trace mode snapshots the program counter and u    
178 also provide a way for the operating system to    
179 time without PMI processing overhead.             
180                                                   
181 Performance data using `perf top` with and wit    
182                                                   
183 PMI interrupts count when `perf top` command i    
184                                                   
185 .. code-block:: sh                                
186                                                   
187   # grep PMI /proc/interrupts                     
188   PMI:          0          0          0           
189   # ./perf top                                    
190   ...                                             
191   # grep PMI /proc/interrupts                     
192   PMI:      39735       8710      17338      1    
193   # ./perf top -e trace_imc/trace_cycles/         
194   ...                                             
195   # grep PMI /proc/interrupts                     
196   PMI:      39735       8710      17338      1    
197                                                   
198                                                   
199 That is, the PMI interrupt counts do not incre    
                                                      

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php