~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/Documentation/devicetree/bindings/clock/qcom,sm4450-dispcc.yaml

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /Documentation/devicetree/bindings/clock/qcom,sm4450-dispcc.yaml (Architecture i386) and /Documentation/devicetree/bindings/clock/qcom,sm4450-dispcc.yaml (Architecture sparc64)


  1 # SPDX-License-Identifier: (GPL-2.0-only OR BS      1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
  2 %YAML 1.2                                           2 %YAML 1.2
  3 ---                                                 3 ---
  4 $id: http://devicetree.org/schemas/clock/qcom,      4 $id: http://devicetree.org/schemas/clock/qcom,sm4450-dispcc.yaml#
  5 $schema: http://devicetree.org/meta-schemas/co      5 $schema: http://devicetree.org/meta-schemas/core.yaml#
  6                                                     6 
  7 title: Qualcomm Display Clock & Reset Controll      7 title: Qualcomm Display Clock & Reset Controller on SM4450
  8                                                     8 
  9 maintainers:                                        9 maintainers:
 10   - Ajit Pandey <quic_ajipan@quicinc.com>           10   - Ajit Pandey <quic_ajipan@quicinc.com>
 11   - Taniya Das <quic_tdas@quicinc.com>              11   - Taniya Das <quic_tdas@quicinc.com>
 12                                                    12 
 13 description: |                                     13 description: |
 14   Qualcomm display clock control module provid     14   Qualcomm display clock control module provides the clocks, resets and power
 15   domains on SM4450                                15   domains on SM4450
 16                                                    16 
 17   See also:: include/dt-bindings/clock/qcom,sm     17   See also:: include/dt-bindings/clock/qcom,sm4450-dispcc.h
 18                                                    18 
 19 properties:                                        19 properties:
 20   compatible:                                      20   compatible:
 21     const: qcom,sm4450-dispcc                      21     const: qcom,sm4450-dispcc
 22                                                    22 
 23   reg:                                             23   reg:
 24     maxItems: 1                                    24     maxItems: 1
 25                                                    25 
 26   clocks:                                          26   clocks:
 27     items:                                         27     items:
 28       - description: Board XO source               28       - description: Board XO source
 29       - description: Board active XO source        29       - description: Board active XO source
 30       - description: Display AHB clock source      30       - description: Display AHB clock source from GCC
 31       - description: sleep clock source            31       - description: sleep clock source
 32       - description: Byte clock from DSI PHY0      32       - description: Byte clock from DSI PHY0
 33       - description: Pixel clock from DSI PHY0     33       - description: Pixel clock from DSI PHY0
 34                                                    34 
 35   '#clock-cells':                                  35   '#clock-cells':
 36     const: 1                                       36     const: 1
 37                                                    37 
 38   '#reset-cells':                                  38   '#reset-cells':
 39     const: 1                                       39     const: 1
 40                                                    40 
 41   '#power-domain-cells':                           41   '#power-domain-cells':
 42     const: 1                                       42     const: 1
 43                                                    43 
 44 required:                                          44 required:
 45   - compatible                                     45   - compatible
 46   - reg                                            46   - reg
 47   - clocks                                         47   - clocks
 48   - '#clock-cells'                                 48   - '#clock-cells'
 49   - '#reset-cells'                                 49   - '#reset-cells'
 50   - '#power-domain-cells'                          50   - '#power-domain-cells'
 51                                                    51 
 52 additionalProperties: false                        52 additionalProperties: false
 53                                                    53 
 54 examples:                                          54 examples:
 55   - |                                              55   - |
 56     #include <dt-bindings/clock/qcom,rpmh.h>       56     #include <dt-bindings/clock/qcom,rpmh.h>
 57     #include <dt-bindings/clock/qcom,sm4450-gc     57     #include <dt-bindings/clock/qcom,sm4450-gcc.h>
 58     clock-controller@af00000 {                     58     clock-controller@af00000 {
 59       compatible = "qcom,sm4450-dispcc";           59       compatible = "qcom,sm4450-dispcc";
 60       reg = <0x0af00000 0x20000>;                  60       reg = <0x0af00000 0x20000>;
 61       clocks = <&rpmhcc RPMH_CXO_CLK>,             61       clocks = <&rpmhcc RPMH_CXO_CLK>,
 62                <&rpmhcc RPMH_CXO_CLK_A>,           62                <&rpmhcc RPMH_CXO_CLK_A>,
 63                <&gcc GCC_DISP_AHB_CLK>,            63                <&gcc GCC_DISP_AHB_CLK>,
 64                <&sleep_clk>,                       64                <&sleep_clk>,
 65                <&dsi0_phy_pll_out_byteclk>,        65                <&dsi0_phy_pll_out_byteclk>,
 66                <&dsi0_phy_pll_out_dsiclk>;         66                <&dsi0_phy_pll_out_dsiclk>;
 67       #clock-cells = <1>;                          67       #clock-cells = <1>;
 68       #reset-cells = <1>;                          68       #reset-cells = <1>;
 69       #power-domain-cells = <1>;                   69       #power-domain-cells = <1>;
 70     };                                             70     };
 71 ...                                                71 ...
                                                      

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php