1 Device Tree Clock bindings for arch-vt8500 2 3 This binding uses the common clock binding[1]. 4 5 [1] Documentation/devicetree/bindings/clock/cl 6 7 Required properties: 8 - compatible : shall be one of the following: 9 "via,vt8500-pll-clock" - for a VT8500/ 10 "wm,wm8650-pll-clock" - for a WM8650 P 11 "wm,wm8750-pll-clock" - for a WM8750 P 12 "wm,wm8850-pll-clock" - for a WM8850 P 13 "via,vt8500-device-clock" - for a VT/W 14 15 Required properties for PLL clocks: 16 - reg : shall be the control register offset f 17 - clocks : shall be the input parent clock pha 18 be the reference clock. 19 - #clock-cells : from common clock binding; sh 20 21 Required properties for device clocks: 22 - clocks : shall be the input parent clock pha 23 be a pll output. 24 - #clock-cells : from common clock binding; sh 25 26 27 Device Clocks 28 29 Device clocks are required to have one or both 30 properties: 31 32 33 Gated device clocks: 34 35 Required properties: 36 - enable-reg : shall be the register offset fr 37 register. 38 - enable-bit : shall be the bit within enable- 39 40 41 Divisor device clocks: 42 43 Required property: 44 - divisor-reg : shall be the register offset f 45 register. 46 Optional property: 47 - divisor-mask : shall be the mask for the div 48 if not specified. 49 50 51 For example: 52 53 ref25: ref25M { 54 #clock-cells = <0>; 55 compatible = "fixed-clock"; 56 clock-frequency = <25000000>; 57 }; 58 59 plla: plla { 60 #clock-cells = <0>; 61 compatible = "wm,wm8650-pll-clock"; 62 clocks = <&ref25>; 63 reg = <0x200>; 64 }; 65 66 sdhc: sdhc { 67 #clock-cells = <0>; 68 compatible = "via,vt8500-device-clock" 69 clocks = <&pllb>; 70 divisor-reg = <0x328>; 71 divisor-mask = <0x3f>; 72 enable-reg = <0x254>; 73 enable-bit = <18>; 74 };
Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.