~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/Documentation/devicetree/bindings/display/bridge/nwl-dsi.yaml

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /Documentation/devicetree/bindings/display/bridge/nwl-dsi.yaml (Version linux-6.12-rc7) and /Documentation/devicetree/bindings/display/bridge/nwl-dsi.yaml (Version linux-6.3.13)


  1 # SPDX-License-Identifier: (GPL-2.0-only OR BS      1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
  2 %YAML 1.2                                           2 %YAML 1.2
  3 ---                                                 3 ---
  4 $id: http://devicetree.org/schemas/display/bri      4 $id: http://devicetree.org/schemas/display/bridge/nwl-dsi.yaml#
  5 $schema: http://devicetree.org/meta-schemas/co      5 $schema: http://devicetree.org/meta-schemas/core.yaml#
  6                                                     6 
  7 title: Northwest Logic MIPI-DSI controller on       7 title: Northwest Logic MIPI-DSI controller on i.MX SoCs
  8                                                     8 
  9 maintainers:                                        9 maintainers:
 10   - Guido GĂșnther <agx@sigxcpu.org>                10   - Guido GĂșnther <agx@sigxcpu.org>
 11   - Robert Chiras <robert.chiras@nxp.com>           11   - Robert Chiras <robert.chiras@nxp.com>
 12                                                    12 
 13 description: |                                     13 description: |
 14   NWL MIPI-DSI host controller found on i.MX8      14   NWL MIPI-DSI host controller found on i.MX8 platforms. This is a dsi bridge for
 15   the SOCs NWL MIPI-DSI host controller.           15   the SOCs NWL MIPI-DSI host controller.
 16                                                    16 
 17 allOf:                                             17 allOf:
 18   - $ref: ../dsi-controller.yaml#                  18   - $ref: ../dsi-controller.yaml#
 19                                                    19 
 20 properties:                                        20 properties:
 21   compatible:                                      21   compatible:
 22     const: fsl,imx8mq-nwl-dsi                      22     const: fsl,imx8mq-nwl-dsi
 23                                                    23 
 24   reg:                                             24   reg:
 25     maxItems: 1                                    25     maxItems: 1
 26                                                    26 
 27   interrupts:                                      27   interrupts:
 28     maxItems: 1                                    28     maxItems: 1
 29                                                    29 
 30   '#address-cells':                                30   '#address-cells':
 31     const: 1                                       31     const: 1
 32                                                    32 
 33   '#size-cells':                                   33   '#size-cells':
 34     const: 0                                       34     const: 0
 35                                                    35 
 36   assigned-clock-parents: true                     36   assigned-clock-parents: true
 37   assigned-clock-rates: true                       37   assigned-clock-rates: true
 38   assigned-clocks: true                            38   assigned-clocks: true
 39                                                    39 
 40   clocks:                                          40   clocks:
 41     items:                                         41     items:
 42       - description: DSI core clock                42       - description: DSI core clock
 43       - description: RX_ESC clock (used in esc     43       - description: RX_ESC clock (used in escape mode)
 44       - description: TX_ESC clock (used in esc     44       - description: TX_ESC clock (used in escape mode)
 45       - description: PHY_REF clock                 45       - description: PHY_REF clock
 46       - description: LCDIF clock                   46       - description: LCDIF clock
 47                                                    47 
 48   clock-names:                                     48   clock-names:
 49     items:                                         49     items:
 50       - const: core                                50       - const: core
 51       - const: rx_esc                              51       - const: rx_esc
 52       - const: tx_esc                              52       - const: tx_esc
 53       - const: phy_ref                             53       - const: phy_ref
 54       - const: lcdif                               54       - const: lcdif
 55                                                    55 
 56   mux-controls:                                    56   mux-controls:
 57     description:                                   57     description:
 58       mux controller node to use for operating     58       mux controller node to use for operating the input mux
 59                                                    59 
 60   phys:                                            60   phys:
 61     maxItems: 1                                    61     maxItems: 1
 62     description:                                   62     description:
 63       A phandle to the phy module representing     63       A phandle to the phy module representing the DPHY
 64                                                    64 
 65   phy-names:                                       65   phy-names:
 66     items:                                         66     items:
 67       - const: dphy                                67       - const: dphy
 68                                                    68 
 69   power-domains:                                   69   power-domains:
 70     maxItems: 1                                    70     maxItems: 1
 71                                                    71 
 72   resets:                                          72   resets:
 73     items:                                         73     items:
 74       - description: dsi byte reset line           74       - description: dsi byte reset line
 75       - description: dsi dpi reset line            75       - description: dsi dpi reset line
 76       - description: dsi esc reset line            76       - description: dsi esc reset line
 77       - description: dsi pclk reset line           77       - description: dsi pclk reset line
 78                                                    78 
 79   reset-names:                                     79   reset-names:
 80     items:                                         80     items:
 81       - const: byte                                81       - const: byte
 82       - const: dpi                                 82       - const: dpi
 83       - const: esc                                 83       - const: esc
 84       - const: pclk                                84       - const: pclk
 85                                                    85 
 86   ports:                                           86   ports:
 87     $ref: /schemas/graph.yaml#/properties/port     87     $ref: /schemas/graph.yaml#/properties/ports
 88                                                    88 
 89     properties:                                    89     properties:
 90       port@0:                                      90       port@0:
 91         $ref: /schemas/graph.yaml#/$defs/port-     91         $ref: /schemas/graph.yaml#/$defs/port-base
 92         description:                               92         description:
 93           Input port node to receive pixel dat     93           Input port node to receive pixel data from the
 94           display controller. Exactly one endp     94           display controller. Exactly one endpoint must be
 95           specified.                               95           specified.
 96         properties:                                96         properties:
 97           endpoint@0:                              97           endpoint@0:
 98             $ref: /schemas/graph.yaml#/propert     98             $ref: /schemas/graph.yaml#/properties/endpoint
 99             description: sub-node describing t     99             description: sub-node describing the input from LCDIF
100                                                   100 
101           endpoint@1:                             101           endpoint@1:
102             $ref: /schemas/graph.yaml#/propert    102             $ref: /schemas/graph.yaml#/properties/endpoint
103             description: sub-node describing t    103             description: sub-node describing the input from DCSS
104                                                   104 
105         oneOf:                                    105         oneOf:
106           - required:                             106           - required:
107               - endpoint@0                        107               - endpoint@0
108           - required:                             108           - required:
109               - endpoint@1                        109               - endpoint@1
110                                                   110 
111         unevaluatedProperties: false              111         unevaluatedProperties: false
112                                                   112 
113       port@1:                                     113       port@1:
114         $ref: /schemas/graph.yaml#/properties/    114         $ref: /schemas/graph.yaml#/properties/port
115         description:                              115         description:
116           DSI output port node to the panel or    116           DSI output port node to the panel or the next bridge
117           in the chain                            117           in the chain
118                                                   118 
119     required:                                     119     required:
120       - port@0                                    120       - port@0
121       - port@1                                    121       - port@1
122                                                   122 
123 required:                                         123 required:
124   - '#address-cells'                              124   - '#address-cells'
125   - '#size-cells'                                 125   - '#size-cells'
126   - clock-names                                   126   - clock-names
127   - clocks                                        127   - clocks
128   - compatible                                    128   - compatible
129   - interrupts                                    129   - interrupts
130   - mux-controls                                  130   - mux-controls
131   - phy-names                                     131   - phy-names
132   - phys                                          132   - phys
133   - ports                                         133   - ports
134   - reg                                           134   - reg
135   - reset-names                                   135   - reset-names
136   - resets                                        136   - resets
137                                                   137 
138 unevaluatedProperties: false                      138 unevaluatedProperties: false
139                                                   139 
140 examples:                                         140 examples:
141   - |                                             141   - |
142     #include <dt-bindings/clock/imx8mq-clock.h    142     #include <dt-bindings/clock/imx8mq-clock.h>
143     #include <dt-bindings/gpio/gpio.h>            143     #include <dt-bindings/gpio/gpio.h>
144     #include <dt-bindings/interrupt-controller    144     #include <dt-bindings/interrupt-controller/arm-gic.h>
145     #include <dt-bindings/reset/imx8mq-reset.h    145     #include <dt-bindings/reset/imx8mq-reset.h>
146                                                   146 
147     dsi@30a00000 {                                147     dsi@30a00000 {
148               #address-cells = <1>;               148               #address-cells = <1>;
149               #size-cells = <0>;                  149               #size-cells = <0>;
150               compatible = "fsl,imx8mq-nwl-dsi    150               compatible = "fsl,imx8mq-nwl-dsi";
151               reg = <0x30A00000 0x300>;           151               reg = <0x30A00000 0x300>;
152               clocks = <&clk IMX8MQ_CLK_DSI_CO    152               clocks = <&clk IMX8MQ_CLK_DSI_CORE>,
153                        <&clk IMX8MQ_CLK_DSI_AH    153                        <&clk IMX8MQ_CLK_DSI_AHB>,
154                        <&clk IMX8MQ_CLK_DSI_IP    154                        <&clk IMX8MQ_CLK_DSI_IPG_DIV>,
155                        <&clk IMX8MQ_CLK_DSI_PH    155                        <&clk IMX8MQ_CLK_DSI_PHY_REF>,
156                        <&clk IMX8MQ_CLK_LCDIF_    156                        <&clk IMX8MQ_CLK_LCDIF_PIXEL>;
157               clock-names = "core", "rx_esc",     157               clock-names = "core", "rx_esc", "tx_esc", "phy_ref", "lcdif";
158               interrupts = <GIC_SPI 34 IRQ_TYP    158               interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
159               mux-controls = <&mux 0>;            159               mux-controls = <&mux 0>;
160               power-domains = <&pgc_mipi>;        160               power-domains = <&pgc_mipi>;
161               resets = <&src IMX8MQ_RESET_MIPI    161               resets = <&src IMX8MQ_RESET_MIPI_DSI_RESET_BYTE_N>,
162                        <&src IMX8MQ_RESET_MIPI    162                        <&src IMX8MQ_RESET_MIPI_DSI_DPI_RESET_N>,
163                        <&src IMX8MQ_RESET_MIPI    163                        <&src IMX8MQ_RESET_MIPI_DSI_ESC_RESET_N>,
164                        <&src IMX8MQ_RESET_MIPI    164                        <&src IMX8MQ_RESET_MIPI_DSI_PCLK_RESET_N>;
165               reset-names = "byte", "dpi", "es    165               reset-names = "byte", "dpi", "esc", "pclk";
166               phys = <&dphy>;                     166               phys = <&dphy>;
167               phy-names = "dphy";                 167               phy-names = "dphy";
168                                                   168 
169               panel@0 {                           169               panel@0 {
170                       compatible = "rocktech,j    170                       compatible = "rocktech,jh057n00900";
171                       reg = <0>;                  171                       reg = <0>;
172                       vcc-supply = <&reg_2v8_p    172                       vcc-supply = <&reg_2v8_p>;
173                       iovcc-supply = <&reg_1v8    173                       iovcc-supply = <&reg_1v8_p>;
174                       reset-gpios = <&gpio3 13    174                       reset-gpios = <&gpio3 13 GPIO_ACTIVE_LOW>;
175                       port {                      175                       port {
176                            panel_in: endpoint     176                            panel_in: endpoint {
177                                      remote-en    177                                      remote-endpoint = <&mipi_dsi_out>;
178                            };                     178                            };
179                       };                          179                       };
180               };                                  180               };
181                                                   181 
182               ports {                             182               ports {
183                     #address-cells = <1>;         183                     #address-cells = <1>;
184                     #size-cells = <0>;            184                     #size-cells = <0>;
185                                                   185 
186                     port@0 {                      186                     port@0 {
187                            #size-cells = <0>;     187                            #size-cells = <0>;
188                            #address-cells = <1    188                            #address-cells = <1>;
189                            reg = <0>;             189                            reg = <0>;
190                            mipi_dsi_in: endpoi    190                            mipi_dsi_in: endpoint@0 {
191                                         reg =     191                                         reg = <0>;
192                                         remote    192                                         remote-endpoint = <&lcdif_mipi_dsi>;
193                            };                     193                            };
194                     };                            194                     };
195                     port@1 {                      195                     port@1 {
196                            reg = <1>;             196                            reg = <1>;
197                            mipi_dsi_out: endpo    197                            mipi_dsi_out: endpoint {
198                                          remot    198                                          remote-endpoint = <&panel_in>;
199                            };                     199                            };
200                     };                            200                     };
201               };                                  201               };
202     };                                            202     };
                                                      

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php