1 * ARM Nested Vector Interrupt Controller (NVIC 2 3 The NVIC provides an interrupt controller that 4 Cortex-M based processor cores. The NVIC impl 5 vary in the number of interrupts and priority 6 7 Main node required properties: 8 9 - compatible : should be one of: 10 "arm,v6m-nvic" 11 "arm,v7m-nvic" 12 "arm,v8m-nvic" 13 - interrupt-controller : Identifies the node a 14 - #interrupt-cells : Specifies the number of c 15 interrupt source. The type shall be a <u32> 16 17 The 1st cell contains the interrupt number f 18 19 The 2nd cell is the priority of the interrup 20 21 - reg : Specifies base physical address(s) and 22 This is at a fixed address (0xe000e100) and 23 24 - arm,num-irq-priority-bits: The number of pri 25 given SoC 26 27 Example: 28 29 intc: interrupt-controller@e000e100 { 30 compatible = "arm,v7m-nvic"; 31 #interrupt-cells = <2>; 32 #address-cells = <1>; 33 interrupt-controller; 34 reg = <0xe000e100 0xc00>; 35 arm,num-irq-priority-bits = <4 36 };
Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.