~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/Documentation/devicetree/bindings/media/i2c/tda1997x.txt

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /Documentation/devicetree/bindings/media/i2c/tda1997x.txt (Architecture i386) and /Documentation/devicetree/bindings/media/i2c/tda1997x.txt (Architecture sparc64)


  1 Device-Tree bindings for the NXP TDA1997x HDMI      1 Device-Tree bindings for the NXP TDA1997x HDMI receiver
  2                                                     2 
  3 The TDA19971/73 are HDMI video receivers.           3 The TDA19971/73 are HDMI video receivers.
  4                                                     4 
  5 The TDA19971 Video port output pins can be use      5 The TDA19971 Video port output pins can be used as follows:
  6  - RGB 8bit per color (24 bits total): R[11:4]      6  - RGB 8bit per color (24 bits total): R[11:4] B[11:4] G[11:4]
  7  - YUV444 8bit per color (24 bits total): Y[11      7  - YUV444 8bit per color (24 bits total): Y[11:4] Cr[11:4] Cb[11:4]
  8  - YUV422 semi-planar 8bit per component (16 b      8  - YUV422 semi-planar 8bit per component (16 bits total): Y[11:4] CbCr[11:4]
  9  - YUV422 semi-planar 10bit per component (20       9  - YUV422 semi-planar 10bit per component (20 bits total): Y[11:2] CbCr[11:2]
 10  - YUV422 semi-planar 12bit per component (24      10  - YUV422 semi-planar 12bit per component (24 bits total): - Y[11:0] CbCr[11:0]
 11  - YUV422 BT656 8bit per component (8 bits tot     11  - YUV422 BT656 8bit per component (8 bits total): YCbCr[11:4] (2-cycles)
 12  - YUV422 BT656 10bit per component (10 bits t     12  - YUV422 BT656 10bit per component (10 bits total): YCbCr[11:2] (2-cycles)
 13  - YUV422 BT656 12bit per component (12 bits t     13  - YUV422 BT656 12bit per component (12 bits total): YCbCr[11:0] (2-cycles)
 14                                                    14 
 15 The TDA19973 Video port output pins can be use     15 The TDA19973 Video port output pins can be used as follows:
 16  - RGB 12bit per color (36 bits total): R[11:0     16  - RGB 12bit per color (36 bits total): R[11:0] B[11:0] G[11:0]
 17  - YUV444 12bit per color (36 bits total): Y[1     17  - YUV444 12bit per color (36 bits total): Y[11:0] Cb[11:0] Cr[11:0]
 18  - YUV422 semi-planar 12bit per component (24      18  - YUV422 semi-planar 12bit per component (24 bits total): Y[11:0] CbCr[11:0]
 19  - YUV422 BT656 12bit per component (12 bits t     19  - YUV422 BT656 12bit per component (12 bits total): YCbCr[11:0] (2-cycles)
 20                                                    20 
 21 The Video port output pins are mapped via 4-bi     21 The Video port output pins are mapped via 4-bit 'pin groups' allowing
 22 for a variety of connection possibilities incl     22 for a variety of connection possibilities including swapping pin order within
 23 pin groups. The video_portcfg device-tree prop     23 pin groups. The video_portcfg device-tree property consists of register mapping
 24 pairs which map a chip-specific VP output regi     24 pairs which map a chip-specific VP output register to a 4-bit pin group. If
 25 the pin group needs to be bit-swapped you can      25 the pin group needs to be bit-swapped you can use the *_S pin-group defines.
 26                                                    26 
 27 Required Properties:                               27 Required Properties:
 28  - compatible          :                           28  - compatible          :
 29   - "nxp,tda19971" for the TDA19971                29   - "nxp,tda19971" for the TDA19971
 30   - "nxp,tda19973" for the TDA19973                30   - "nxp,tda19973" for the TDA19973
 31  - reg                 : I2C slave address         31  - reg                 : I2C slave address
 32  - interrupts          : The interrupt number      32  - interrupts          : The interrupt number
 33  - DOVDD-supply        : Digital I/O supply        33  - DOVDD-supply        : Digital I/O supply
 34  - DVDD-supply         : Digital Core supply       34  - DVDD-supply         : Digital Core supply
 35  - AVDD-supply         : Analog supply             35  - AVDD-supply         : Analog supply
 36  - nxp,vidout-portcfg  : array of pairs mappin     36  - nxp,vidout-portcfg  : array of pairs mapping VP output pins to pin groups.
 37                                                    37 
 38 Optional Properties:                               38 Optional Properties:
 39  - nxp,audout-format   : DAI bus format: "i2s"     39  - nxp,audout-format   : DAI bus format: "i2s" or "spdif".
 40  - nxp,audout-width    : width of audio output     40  - nxp,audout-width    : width of audio output data bus (1-4).
 41  - nxp,audout-layout   : data layout (0=AP0 us     41  - nxp,audout-layout   : data layout (0=AP0 used, 1=AP0/AP1/AP2/AP3 used).
 42  - nxp,audout-mclk-fs  : Multiplication factor     42  - nxp,audout-mclk-fs  : Multiplication factor between stream rate and codec
 43                          mclk.                     43                          mclk.
 44                                                    44 
 45 The port node shall contain one endpoint child     45 The port node shall contain one endpoint child node for its digital
 46 output video port, in accordance with the vide     46 output video port, in accordance with the video interface bindings defined in
 47 Documentation/devicetree/bindings/media/video-     47 Documentation/devicetree/bindings/media/video-interfaces.txt.
 48                                                    48 
 49 Optional Endpoint Properties:                      49 Optional Endpoint Properties:
 50   The following three properties are defined i     50   The following three properties are defined in video-interfaces.txt and
 51   are valid for the output parallel bus endpoi     51   are valid for the output parallel bus endpoint:
 52   - hsync-active: Horizontal synchronization p     52   - hsync-active: Horizontal synchronization polarity. Defaults to active high.
 53   - vsync-active: Vertical synchronization pol     53   - vsync-active: Vertical synchronization polarity. Defaults to active high.
 54   - data-active: Data polarity. Defaults to ac     54   - data-active: Data polarity. Defaults to active high.
 55                                                    55 
 56 Examples:                                          56 Examples:
 57  - VP[15:0] connected to IMX6 CSI_DATA[19:4] f     57  - VP[15:0] connected to IMX6 CSI_DATA[19:4] for 16bit YUV422
 58    16bit I2S layout0 with a 128*fs clock (A_WS     58    16bit I2S layout0 with a 128*fs clock (A_WS, AP0, A_CLK pins)
 59         hdmi-receiver@48 {                         59         hdmi-receiver@48 {
 60                 compatible = "nxp,tda19971";       60                 compatible = "nxp,tda19971";
 61                 pinctrl-names = "default";         61                 pinctrl-names = "default";
 62                 pinctrl-0 = <&pinctrl_tda1997x     62                 pinctrl-0 = <&pinctrl_tda1997x>;
 63                 reg = <0x48>;                      63                 reg = <0x48>;
 64                 interrupt-parent = <&gpio1>;       64                 interrupt-parent = <&gpio1>;
 65                 interrupts = <7 IRQ_TYPE_LEVEL     65                 interrupts = <7 IRQ_TYPE_LEVEL_LOW>;
 66                 DOVDD-supply = <&reg_3p3v>;        66                 DOVDD-supply = <&reg_3p3v>;
 67                 AVDD-supply = <&reg_1p8v>;         67                 AVDD-supply = <&reg_1p8v>;
 68                 DVDD-supply = <&reg_1p8v>;         68                 DVDD-supply = <&reg_1p8v>;
 69                 /* audio */                        69                 /* audio */
 70                 #sound-dai-cells = <0>;            70                 #sound-dai-cells = <0>;
 71                 nxp,audout-format = "i2s";         71                 nxp,audout-format = "i2s";
 72                 nxp,audout-layout = <0>;           72                 nxp,audout-layout = <0>;
 73                 nxp,audout-width = <16>;           73                 nxp,audout-width = <16>;
 74                 nxp,audout-mclk-fs = <128>;        74                 nxp,audout-mclk-fs = <128>;
 75                 /*                                 75                 /*
 76                  * The 8bpp YUV422 semi-planar     76                  * The 8bpp YUV422 semi-planar mode outputs CbCr[11:4]
 77                  * and Y[11:4] across 16bits i     77                  * and Y[11:4] across 16bits in the same pixclk cycle.
 78                  */                                78                  */
 79                 nxp,vidout-portcfg =               79                 nxp,vidout-portcfg =
 80                         /* Y[11:8]<->VP[15:12]     80                         /* Y[11:8]<->VP[15:12]<->CSI_DATA[19:16] */
 81                         < TDA1997X_VP24_V15_12     81                         < TDA1997X_VP24_V15_12 TDA1997X_G_Y_11_8 >,
 82                         /* Y[7:4]<->VP[11:08]<     82                         /* Y[7:4]<->VP[11:08]<->CSI_DATA[15:12] */
 83                         < TDA1997X_VP24_V11_08     83                         < TDA1997X_VP24_V11_08 TDA1997X_G_Y_7_4 >,
 84                         /* CbCc[11:8]<->VP[07:     84                         /* CbCc[11:8]<->VP[07:04]<->CSI_DATA[11:8] */
 85                         < TDA1997X_VP24_V07_04     85                         < TDA1997X_VP24_V07_04 TDA1997X_R_CR_CBCR_11_8 >,
 86                         /* CbCr[7:4]<->VP[03:0     86                         /* CbCr[7:4]<->VP[03:00]<->CSI_DATA[7:4] */
 87                         < TDA1997X_VP24_V03_00     87                         < TDA1997X_VP24_V03_00 TDA1997X_R_CR_CBCR_7_4 >;
 88                                                    88 
 89                 port {                             89                 port {
 90                         tda1997x_to_ipu1_csi0_     90                         tda1997x_to_ipu1_csi0_mux: endpoint {
 91                                 remote-endpoin     91                                 remote-endpoint = <&ipu1_csi0_mux_from_parallel_sensor>;
 92                                 bus-width = <1     92                                 bus-width = <16>;
 93                                 hsync-active =     93                                 hsync-active = <1>;
 94                                 vsync-active =     94                                 vsync-active = <1>;
 95                                 data-active =      95                                 data-active = <1>;
 96                         };                         96                         };
 97                 };                                 97                 };
 98         };                                         98         };
 99  - VP[15:8] connected to IMX6 CSI_DATA[19:12]      99  - VP[15:8] connected to IMX6 CSI_DATA[19:12] for 8bit BT656
100    16bit I2S layout0 with a 128*fs clock (A_WS    100    16bit I2S layout0 with a 128*fs clock (A_WS, AP0, A_CLK pins)
101         hdmi-receiver@48 {                        101         hdmi-receiver@48 {
102                 compatible = "nxp,tda19971";      102                 compatible = "nxp,tda19971";
103                 pinctrl-names = "default";        103                 pinctrl-names = "default";
104                 pinctrl-0 = <&pinctrl_tda1997x    104                 pinctrl-0 = <&pinctrl_tda1997x>;
105                 reg = <0x48>;                     105                 reg = <0x48>;
106                 interrupt-parent = <&gpio1>;      106                 interrupt-parent = <&gpio1>;
107                 interrupts = <7 IRQ_TYPE_LEVEL    107                 interrupts = <7 IRQ_TYPE_LEVEL_LOW>;
108                 DOVDD-supply = <&reg_3p3v>;       108                 DOVDD-supply = <&reg_3p3v>;
109                 AVDD-supply = <&reg_1p8v>;        109                 AVDD-supply = <&reg_1p8v>;
110                 DVDD-supply = <&reg_1p8v>;        110                 DVDD-supply = <&reg_1p8v>;
111                 /* audio */                       111                 /* audio */
112                 #sound-dai-cells = <0>;           112                 #sound-dai-cells = <0>;
113                 nxp,audout-format = "i2s";        113                 nxp,audout-format = "i2s";
114                 nxp,audout-layout = <0>;          114                 nxp,audout-layout = <0>;
115                 nxp,audout-width = <16>;          115                 nxp,audout-width = <16>;
116                 nxp,audout-mclk-fs = <128>;       116                 nxp,audout-mclk-fs = <128>;
117                 /*                                117                 /*
118                  * The 8bpp YUV422 semi-planar    118                  * The 8bpp YUV422 semi-planar mode outputs CbCr[11:4]
119                  * and Y[11:4] across 16bits i    119                  * and Y[11:4] across 16bits in the same pixclk cycle.
120                  */                               120                  */
121                 nxp,vidout-portcfg =              121                 nxp,vidout-portcfg =
122                         /* Y[11:8]<->VP[15:12]    122                         /* Y[11:8]<->VP[15:12]<->CSI_DATA[19:16] */
123                         < TDA1997X_VP24_V15_12    123                         < TDA1997X_VP24_V15_12 TDA1997X_G_Y_11_8 >,
124                         /* Y[7:4]<->VP[11:08]<    124                         /* Y[7:4]<->VP[11:08]<->CSI_DATA[15:12] */
125                         < TDA1997X_VP24_V11_08    125                         < TDA1997X_VP24_V11_08 TDA1997X_G_Y_7_4 >,
126                         /* CbCc[11:8]<->VP[07:    126                         /* CbCc[11:8]<->VP[07:04]<->CSI_DATA[11:8] */
127                         < TDA1997X_VP24_V07_04    127                         < TDA1997X_VP24_V07_04 TDA1997X_R_CR_CBCR_11_8 >,
128                         /* CbCr[7:4]<->VP[03:0    128                         /* CbCr[7:4]<->VP[03:00]<->CSI_DATA[7:4] */
129                         < TDA1997X_VP24_V03_00    129                         < TDA1997X_VP24_V03_00 TDA1997X_R_CR_CBCR_7_4 >;
130                                                   130 
131                 port {                            131                 port {
132                         tda1997x_to_ipu1_csi0_    132                         tda1997x_to_ipu1_csi0_mux: endpoint {
133                                 remote-endpoin    133                                 remote-endpoint = <&ipu1_csi0_mux_from_parallel_sensor>;
134                                 bus-width = <1    134                                 bus-width = <16>;
135                                 hsync-active =    135                                 hsync-active = <1>;
136                                 vsync-active =    136                                 vsync-active = <1>;
137                                 data-active =     137                                 data-active = <1>;
138                         };                        138                         };
139                 };                                139                 };
140         };                                        140         };
141  - VP[15:8] connected to IMX6 CSI_DATA[19:12]     141  - VP[15:8] connected to IMX6 CSI_DATA[19:12] for 8bit BT656
142    16bit I2S layout0 with a 128*fs clock (A_WS    142    16bit I2S layout0 with a 128*fs clock (A_WS, AP0, A_CLK pins)
143         hdmi-receiver@48 {                        143         hdmi-receiver@48 {
144                 compatible = "nxp,tda19971";      144                 compatible = "nxp,tda19971";
145                 pinctrl-names = "default";        145                 pinctrl-names = "default";
146                 pinctrl-0 = <&pinctrl_tda1997x    146                 pinctrl-0 = <&pinctrl_tda1997x>;
147                 reg = <0x48>;                     147                 reg = <0x48>;
148                 interrupt-parent = <&gpio1>;      148                 interrupt-parent = <&gpio1>;
149                 interrupts = <7 IRQ_TYPE_LEVEL    149                 interrupts = <7 IRQ_TYPE_LEVEL_LOW>;
150                 DOVDD-supply = <&reg_3p3v>;       150                 DOVDD-supply = <&reg_3p3v>;
151                 AVDD-supply = <&reg_1p8v>;        151                 AVDD-supply = <&reg_1p8v>;
152                 DVDD-supply = <&reg_1p8v>;        152                 DVDD-supply = <&reg_1p8v>;
153                 /* audio */                       153                 /* audio */
154                 #sound-dai-cells = <0>;           154                 #sound-dai-cells = <0>;
155                 nxp,audout-format = "i2s";        155                 nxp,audout-format = "i2s";
156                 nxp,audout-layout = <0>;          156                 nxp,audout-layout = <0>;
157                 nxp,audout-width = <16>;          157                 nxp,audout-width = <16>;
158                 nxp,audout-mclk-fs = <128>;       158                 nxp,audout-mclk-fs = <128>;
159                 /*                                159                 /*
160                  * The 8bpp BT656 mode outputs    160                  * The 8bpp BT656 mode outputs YCbCr[11:4] across 8bits over
161                  * 2 pixclk cycles.               161                  * 2 pixclk cycles.
162                  */                               162                  */
163                 nxp,vidout-portcfg =              163                 nxp,vidout-portcfg =
164                         /* YCbCr[11:8]<->VP[15    164                         /* YCbCr[11:8]<->VP[15:12]<->CSI_DATA[19:16] */
165                         < TDA1997X_VP24_V15_12    165                         < TDA1997X_VP24_V15_12 TDA1997X_R_CR_CBCR_11_8 >,
166                         /* YCbCr[7:4]<->VP[11:    166                         /* YCbCr[7:4]<->VP[11:08]<->CSI_DATA[15:12] */
167                         < TDA1997X_VP24_V11_08    167                         < TDA1997X_VP24_V11_08 TDA1997X_R_CR_CBCR_7_4 >,
168                                                   168 
169                 port {                            169                 port {
170                         tda1997x_to_ipu1_csi0_    170                         tda1997x_to_ipu1_csi0_mux: endpoint {
171                                 remote-endpoin    171                                 remote-endpoint = <&ipu1_csi0_mux_from_parallel_sensor>;
172                                 bus-width = <1    172                                 bus-width = <16>;
173                                 hsync-active =    173                                 hsync-active = <1>;
174                                 vsync-active =    174                                 vsync-active = <1>;
175                                 data-active =     175                                 data-active = <1>;
176                         };                        176                         };
177                 };                                177                 };
178         };                                        178         };
                                                      

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php