1 # SPDX-License-Identifier: GPL-2.0-only OR BSD 1 # SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause 2 %YAML 1.2 2 %YAML 1.2 3 --- 3 --- 4 $id: http://devicetree.org/schemas/mmc/cdns,sd 4 $id: http://devicetree.org/schemas/mmc/cdns,sdhci.yaml# 5 $schema: http://devicetree.org/meta-schemas/co 5 $schema: http://devicetree.org/meta-schemas/core.yaml# 6 6 7 title: Cadence SD/SDIO/eMMC Host Controller (S 7 title: Cadence SD/SDIO/eMMC Host Controller (SD4HC) 8 8 9 maintainers: 9 maintainers: 10 - Masahiro Yamada <yamada.masahiro@socionext. 10 - Masahiro Yamada <yamada.masahiro@socionext.com> 11 11 12 properties: 12 properties: 13 compatible: 13 compatible: 14 items: 14 items: 15 - enum: 15 - enum: 16 - amd,pensando-elba-sd4hc 16 - amd,pensando-elba-sd4hc 17 - microchip,mpfs-sd4hc 17 - microchip,mpfs-sd4hc 18 - socionext,uniphier-sd4hc 18 - socionext,uniphier-sd4hc 19 - const: cdns,sd4hc 19 - const: cdns,sd4hc 20 20 21 reg: 21 reg: 22 minItems: 1 22 minItems: 1 23 maxItems: 2 23 maxItems: 2 24 24 25 interrupts: 25 interrupts: 26 maxItems: 1 26 maxItems: 1 27 27 28 clocks: 28 clocks: 29 maxItems: 1 29 maxItems: 1 30 30 31 resets: 31 resets: 32 maxItems: 1 32 maxItems: 1 33 33 34 # PHY DLL input delays: 34 # PHY DLL input delays: 35 # They are used to delay the data valid wind 35 # They are used to delay the data valid window, and align the window to 36 # sampling clock. The delay starts from 5ns 36 # sampling clock. The delay starts from 5ns (for delay parameter equal to 0) 37 # and it is increased by 2.5ns in each step. 37 # and it is increased by 2.5ns in each step. 38 38 39 cdns,phy-input-delay-sd-highspeed: 39 cdns,phy-input-delay-sd-highspeed: 40 description: Value of the delay in the inp 40 description: Value of the delay in the input path for SD high-speed timing 41 $ref: /schemas/types.yaml#/definitions/uin 41 $ref: /schemas/types.yaml#/definitions/uint32 42 minimum: 0 42 minimum: 0 43 maximum: 0x1f 43 maximum: 0x1f 44 44 45 cdns,phy-input-delay-legacy: 45 cdns,phy-input-delay-legacy: 46 description: Value of the delay in the inp 46 description: Value of the delay in the input path for legacy timing 47 $ref: /schemas/types.yaml#/definitions/uin 47 $ref: /schemas/types.yaml#/definitions/uint32 48 minimum: 0 48 minimum: 0 49 maximum: 0x1f 49 maximum: 0x1f 50 50 51 cdns,phy-input-delay-sd-uhs-sdr12: 51 cdns,phy-input-delay-sd-uhs-sdr12: 52 description: Value of the delay in the inp 52 description: Value of the delay in the input path for SD UHS SDR12 timing 53 $ref: /schemas/types.yaml#/definitions/uin 53 $ref: /schemas/types.yaml#/definitions/uint32 54 minimum: 0 54 minimum: 0 55 maximum: 0x1f 55 maximum: 0x1f 56 56 57 cdns,phy-input-delay-sd-uhs-sdr25: 57 cdns,phy-input-delay-sd-uhs-sdr25: 58 description: Value of the delay in the inp 58 description: Value of the delay in the input path for SD UHS SDR25 timing 59 $ref: /schemas/types.yaml#/definitions/uin 59 $ref: /schemas/types.yaml#/definitions/uint32 60 minimum: 0 60 minimum: 0 61 maximum: 0x1f 61 maximum: 0x1f 62 62 63 cdns,phy-input-delay-sd-uhs-sdr50: 63 cdns,phy-input-delay-sd-uhs-sdr50: 64 description: Value of the delay in the inp 64 description: Value of the delay in the input path for SD UHS SDR50 timing 65 $ref: /schemas/types.yaml#/definitions/uin 65 $ref: /schemas/types.yaml#/definitions/uint32 66 minimum: 0 66 minimum: 0 67 maximum: 0x1f 67 maximum: 0x1f 68 68 69 cdns,phy-input-delay-sd-uhs-ddr50: 69 cdns,phy-input-delay-sd-uhs-ddr50: 70 description: Value of the delay in the inp 70 description: Value of the delay in the input path for SD UHS DDR50 timing 71 $ref: /schemas/types.yaml#/definitions/uin 71 $ref: /schemas/types.yaml#/definitions/uint32 72 minimum: 0 72 minimum: 0 73 maximum: 0x1f 73 maximum: 0x1f 74 74 75 cdns,phy-input-delay-mmc-highspeed: 75 cdns,phy-input-delay-mmc-highspeed: 76 description: Value of the delay in the inp 76 description: Value of the delay in the input path for MMC high-speed timing 77 $ref: /schemas/types.yaml#/definitions/uin 77 $ref: /schemas/types.yaml#/definitions/uint32 78 minimum: 0 78 minimum: 0 79 maximum: 0x1f 79 maximum: 0x1f 80 80 81 cdns,phy-input-delay-mmc-ddr: 81 cdns,phy-input-delay-mmc-ddr: 82 description: Value of the delay in the inp 82 description: Value of the delay in the input path for eMMC high-speed DDR timing 83 83 84 # PHY DLL clock delays: 84 # PHY DLL clock delays: 85 # Each delay property represents the fractio 85 # Each delay property represents the fraction of the clock period. 86 # The approximate delay value will be 86 # The approximate delay value will be 87 # (<delay property value>/128)*sdmclk_clock_ 87 # (<delay property value>/128)*sdmclk_clock_period. 88 $ref: /schemas/types.yaml#/definitions/uin 88 $ref: /schemas/types.yaml#/definitions/uint32 89 minimum: 0 89 minimum: 0 90 maximum: 0x1f 90 maximum: 0x1f 91 91 92 cdns,phy-dll-delay-sdclk: 92 cdns,phy-dll-delay-sdclk: 93 description: | 93 description: | 94 Value of the delay introduced on the sdc 94 Value of the delay introduced on the sdclk output for all modes except 95 HS200, HS400 and HS400_ES. 95 HS200, HS400 and HS400_ES. 96 $ref: /schemas/types.yaml#/definitions/uin 96 $ref: /schemas/types.yaml#/definitions/uint32 97 minimum: 0 97 minimum: 0 98 maximum: 0x7f 98 maximum: 0x7f 99 99 100 cdns,phy-dll-delay-sdclk-hsmmc: 100 cdns,phy-dll-delay-sdclk-hsmmc: 101 description: | 101 description: | 102 Value of the delay introduced on the sdc 102 Value of the delay introduced on the sdclk output for HS200, HS400 and 103 HS400_ES speed modes. 103 HS400_ES speed modes. 104 $ref: /schemas/types.yaml#/definitions/uin 104 $ref: /schemas/types.yaml#/definitions/uint32 105 minimum: 0 105 minimum: 0 106 maximum: 0x7f 106 maximum: 0x7f 107 107 108 cdns,phy-dll-delay-strobe: 108 cdns,phy-dll-delay-strobe: 109 description: | 109 description: | 110 Value of the delay introduced on the dat 110 Value of the delay introduced on the dat_strobe input used in 111 HS400 / HS400_ES speed modes. 111 HS400 / HS400_ES speed modes. 112 $ref: /schemas/types.yaml#/definitions/uin 112 $ref: /schemas/types.yaml#/definitions/uint32 113 minimum: 0 113 minimum: 0 114 maximum: 0x7f 114 maximum: 0x7f 115 115 116 required: 116 required: 117 - compatible 117 - compatible 118 - reg 118 - reg 119 - interrupts 119 - interrupts 120 - clocks 120 - clocks 121 121 122 allOf: 122 allOf: 123 - $ref: mmc-controller.yaml 123 - $ref: mmc-controller.yaml 124 - if: 124 - if: 125 properties: 125 properties: 126 compatible: 126 compatible: 127 contains: 127 contains: 128 const: amd,pensando-elba-sd4hc 128 const: amd,pensando-elba-sd4hc 129 then: 129 then: 130 properties: 130 properties: 131 reg: 131 reg: 132 items: 132 items: 133 - description: Host controller reg 133 - description: Host controller registers 134 - description: Elba byte-lane enab 134 - description: Elba byte-lane enable register for writes 135 required: 135 required: 136 - resets 136 - resets 137 else: 137 else: 138 properties: 138 properties: 139 reg: 139 reg: 140 maxItems: 1 140 maxItems: 1 141 141 142 unevaluatedProperties: false 142 unevaluatedProperties: false 143 143 144 examples: 144 examples: 145 - | 145 - | 146 emmc: mmc@5a000000 { 146 emmc: mmc@5a000000 { 147 compatible = "socionext,uniphier-sd4hc 147 compatible = "socionext,uniphier-sd4hc", "cdns,sd4hc"; 148 reg = <0x5a000000 0x400>; 148 reg = <0x5a000000 0x400>; 149 interrupts = <0 78 4>; 149 interrupts = <0 78 4>; 150 clocks = <&clk 4>; 150 clocks = <&clk 4>; 151 bus-width = <8>; 151 bus-width = <8>; 152 mmc-ddr-1_8v; 152 mmc-ddr-1_8v; 153 mmc-hs200-1_8v; 153 mmc-hs200-1_8v; 154 mmc-hs400-1_8v; 154 mmc-hs400-1_8v; 155 cdns,phy-dll-delay-sdclk = <0>; 155 cdns,phy-dll-delay-sdclk = <0>; 156 }; 156 };
Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.