~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/Documentation/devicetree/bindings/mmc/mtk-sd.yaml

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /Documentation/devicetree/bindings/mmc/mtk-sd.yaml (Architecture sparc) and /Documentation/devicetree/bindings/mmc/mtk-sd.yaml (Architecture sparc64)


  1 # SPDX-License-Identifier: GPL-2.0                  1 # SPDX-License-Identifier: GPL-2.0
  2 %YAML 1.2                                           2 %YAML 1.2
  3 ---                                                 3 ---
  4 $id: http://devicetree.org/schemas/mmc/mtk-sd.      4 $id: http://devicetree.org/schemas/mmc/mtk-sd.yaml#
  5 $schema: http://devicetree.org/meta-schemas/co      5 $schema: http://devicetree.org/meta-schemas/core.yaml#
  6                                                     6 
  7 title: MTK MSDC Storage Host Controller             7 title: MTK MSDC Storage Host Controller
  8                                                     8 
  9 maintainers:                                        9 maintainers:
 10   - Chaotian Jing <chaotian.jing@mediatek.com>      10   - Chaotian Jing <chaotian.jing@mediatek.com>
 11   - Wenbin Mei <wenbin.mei@mediatek.com>            11   - Wenbin Mei <wenbin.mei@mediatek.com>
 12                                                    12 
 13 properties:                                        13 properties:
 14   compatible:                                      14   compatible:
 15     oneOf:                                         15     oneOf:
 16       - enum:                                      16       - enum:
 17           - mediatek,mt2701-mmc                    17           - mediatek,mt2701-mmc
 18           - mediatek,mt2712-mmc                    18           - mediatek,mt2712-mmc
 19           - mediatek,mt6779-mmc                    19           - mediatek,mt6779-mmc
 20           - mediatek,mt6795-mmc                    20           - mediatek,mt6795-mmc
 21           - mediatek,mt7620-mmc                    21           - mediatek,mt7620-mmc
 22           - mediatek,mt7622-mmc                    22           - mediatek,mt7622-mmc
 23           - mediatek,mt7986-mmc                    23           - mediatek,mt7986-mmc
 24           - mediatek,mt8135-mmc                    24           - mediatek,mt8135-mmc
 25           - mediatek,mt8173-mmc                    25           - mediatek,mt8173-mmc
 26           - mediatek,mt8183-mmc                    26           - mediatek,mt8183-mmc
 27           - mediatek,mt8516-mmc                    27           - mediatek,mt8516-mmc
 28       - items:                                     28       - items:
 29           - const: mediatek,mt7623-mmc             29           - const: mediatek,mt7623-mmc
 30           - const: mediatek,mt2701-mmc             30           - const: mediatek,mt2701-mmc
 31       - items:                                     31       - items:
 32           - enum:                                  32           - enum:
 33               - mediatek,mt8186-mmc                33               - mediatek,mt8186-mmc
 34               - mediatek,mt8188-mmc                34               - mediatek,mt8188-mmc
 35               - mediatek,mt8192-mmc                35               - mediatek,mt8192-mmc
 36               - mediatek,mt8195-mmc                36               - mediatek,mt8195-mmc
 37               - mediatek,mt8365-mmc                37               - mediatek,mt8365-mmc
 38           - const: mediatek,mt8183-mmc             38           - const: mediatek,mt8183-mmc
 39                                                    39 
 40   reg:                                             40   reg:
 41     minItems: 1                                    41     minItems: 1
 42     items:                                         42     items:
 43       - description: base register (required).     43       - description: base register (required).
 44       - description: top base register (requir     44       - description: top base register (required for MT8183).
 45                                                    45 
 46   clocks:                                          46   clocks:
 47     description:                                   47     description:
 48       Should contain phandle for the clock fee     48       Should contain phandle for the clock feeding the MMC controller.
 49     minItems: 2                                    49     minItems: 2
 50     maxItems: 7                                    50     maxItems: 7
 51                                                    51 
 52   clock-names:                                     52   clock-names:
 53     minItems: 2                                    53     minItems: 2
 54     maxItems: 7                                    54     maxItems: 7
 55                                                    55 
 56   interrupts:                                      56   interrupts:
 57     description:                                   57     description:
 58       Should at least contain MSDC GIC interru     58       Should at least contain MSDC GIC interrupt. To support SDIO in-band wakeup, an extended
 59       interrupt is required and be configured      59       interrupt is required and be configured as wakeup source irq.
 60     minItems: 1                                    60     minItems: 1
 61     maxItems: 2                                    61     maxItems: 2
 62                                                    62 
 63   interrupt-names:                                 63   interrupt-names:
 64     items:                                         64     items:
 65       - const: msdc                                65       - const: msdc
 66       - const: sdio_wakeup                         66       - const: sdio_wakeup
 67                                                    67 
 68   pinctrl-names:                                   68   pinctrl-names:
 69     description:                                   69     description:
 70       Should at least contain default and stat     70       Should at least contain default and state_uhs. To support SDIO in-band wakeup, dat1 pin
 71       will be switched between GPIO mode and S     71       will be switched between GPIO mode and SDIO DAT1 mode, state_eint is mandatory in this
 72       scenario.                                    72       scenario.
 73     minItems: 2                                    73     minItems: 2
 74     items:                                         74     items:
 75       - const: default                             75       - const: default
 76       - const: state_uhs                           76       - const: state_uhs
 77       - const: state_eint                          77       - const: state_eint
 78                                                    78 
 79   pinctrl-0:                                       79   pinctrl-0:
 80     description:                                   80     description:
 81       should contain default/high speed pin ct     81       should contain default/high speed pin ctrl.
 82     maxItems: 1                                    82     maxItems: 1
 83                                                    83 
 84   pinctrl-1:                                       84   pinctrl-1:
 85     description:                                   85     description:
 86       should contain uhs mode pin ctrl.            86       should contain uhs mode pin ctrl.
 87     maxItems: 1                                    87     maxItems: 1
 88                                                    88 
 89   pinctrl-2:                                       89   pinctrl-2:
 90     description:                                   90     description:
 91       should switch dat1 pin to GPIO mode.         91       should switch dat1 pin to GPIO mode.
 92     maxItems: 1                                    92     maxItems: 1
 93                                                    93 
 94   hs400-ds-delay:                                  94   hs400-ds-delay:
 95     $ref: /schemas/types.yaml#/definitions/uin     95     $ref: /schemas/types.yaml#/definitions/uint32
 96     description:                                   96     description:
 97       HS400 DS delay setting.                      97       HS400 DS delay setting.
 98     minimum: 0                                     98     minimum: 0
 99     maximum: 0xffffffff                            99     maximum: 0xffffffff
100                                                   100 
101   mediatek,hs200-cmd-int-delay:                   101   mediatek,hs200-cmd-int-delay:
102     $ref: /schemas/types.yaml#/definitions/uin    102     $ref: /schemas/types.yaml#/definitions/uint32
103     description:                                  103     description:
104       HS200 command internal delay setting.       104       HS200 command internal delay setting.
105       This field has total 32 stages.             105       This field has total 32 stages.
106       The value is an integer from 0 to 31.       106       The value is an integer from 0 to 31.
107     minimum: 0                                    107     minimum: 0
108     maximum: 31                                   108     maximum: 31
109                                                   109 
110   mediatek,hs400-cmd-int-delay:                   110   mediatek,hs400-cmd-int-delay:
111     $ref: /schemas/types.yaml#/definitions/uin    111     $ref: /schemas/types.yaml#/definitions/uint32
112     description:                                  112     description:
113       HS400 command internal delay setting.       113       HS400 command internal delay setting.
114       This field has total 32 stages.             114       This field has total 32 stages.
115       The value is an integer from 0 to 31.       115       The value is an integer from 0 to 31.
116     minimum: 0                                    116     minimum: 0
117     maximum: 31                                   117     maximum: 31
118                                                   118 
119   mediatek,hs400-cmd-resp-sel-rising:             119   mediatek,hs400-cmd-resp-sel-rising:
120     $ref: /schemas/types.yaml#/definitions/fla    120     $ref: /schemas/types.yaml#/definitions/flag
121     description:                                  121     description:
122       HS400 command response sample selection.    122       HS400 command response sample selection.
123       If present, HS400 command responses are     123       If present, HS400 command responses are sampled on rising edges.
124       If not present, HS400 command responses     124       If not present, HS400 command responses are sampled on falling edges.
125                                                   125 
126   mediatek,hs400-ds-dly3:                         126   mediatek,hs400-ds-dly3:
127     $ref: /schemas/types.yaml#/definitions/uin    127     $ref: /schemas/types.yaml#/definitions/uint32
128     description:                                  128     description:
129       Gear of the third delay line for DS for     129       Gear of the third delay line for DS for input data latch in data
130       pad macro, there are 32 stages from 0 to    130       pad macro, there are 32 stages from 0 to 31.
131       For different corner IC, the time is dif    131       For different corner IC, the time is different about one step, it is
132       about 100ps.                                132       about 100ps.
133       The value is confirmed by doing scan and    133       The value is confirmed by doing scan and calibration to find a best
134       value with corner IC and it is valid onl    134       value with corner IC and it is valid only for HS400 mode.
135     minimum: 0                                    135     minimum: 0
136     maximum: 31                                   136     maximum: 31
137                                                   137 
138   mediatek,latch-ck:                              138   mediatek,latch-ck:
139     $ref: /schemas/types.yaml#/definitions/uin    139     $ref: /schemas/types.yaml#/definitions/uint32
140     description:                                  140     description:
141       Some SoCs do not support enhance_rx, nee    141       Some SoCs do not support enhance_rx, need set correct latch-ck to avoid
142       data crc error caused by stop clock(fifo    142       data crc error caused by stop clock(fifo full) Valid range = [0:0x7].
143       if not present, default value is 0.         143       if not present, default value is 0.
144       applied to compatible "mediatek,mt2701-m    144       applied to compatible "mediatek,mt2701-mmc".
145     minimum: 0                                    145     minimum: 0
146     maximum: 7                                    146     maximum: 7
147                                                   147 
148   mediatek,tuning-step:                           148   mediatek,tuning-step:
149     $ref: /schemas/types.yaml#/definitions/uin    149     $ref: /schemas/types.yaml#/definitions/uint32
150     description:                                  150     description:
151       Some SoCs need extend tuning step for be    151       Some SoCs need extend tuning step for better delay value to avoid CRC issue.
152       If not present, default tuning step is 3    152       If not present, default tuning step is 32. For eMMC and SD, this can yield
153       satisfactory calibration results in most    153       satisfactory calibration results in most cases.
154     enum: [32, 64]                                154     enum: [32, 64]
155     default: 32                                   155     default: 32
156                                                   156 
157   resets:                                         157   resets:
158     maxItems: 1                                   158     maxItems: 1
159                                                   159 
160   reset-names:                                    160   reset-names:
161     const: hrst                                   161     const: hrst
162                                                   162 
163 required:                                         163 required:
164   - compatible                                    164   - compatible
165   - reg                                           165   - reg
166   - interrupts                                    166   - interrupts
167   - clocks                                        167   - clocks
168   - clock-names                                   168   - clock-names
169   - pinctrl-names                                 169   - pinctrl-names
170   - pinctrl-0                                     170   - pinctrl-0
171   - pinctrl-1                                     171   - pinctrl-1
172   - vmmc-supply                                   172   - vmmc-supply
173   - vqmmc-supply                                  173   - vqmmc-supply
174                                                   174 
175 allOf:                                            175 allOf:
176   - $ref: mmc-controller.yaml#                    176   - $ref: mmc-controller.yaml#
177   - if:                                           177   - if:
178       properties:                                 178       properties:
179         compatible:                               179         compatible:
180           enum:                                   180           enum:
181             - mediatek,mt2701-mmc                 181             - mediatek,mt2701-mmc
182             - mediatek,mt6779-mmc                 182             - mediatek,mt6779-mmc
183             - mediatek,mt6795-mmc                 183             - mediatek,mt6795-mmc
184             - mediatek,mt7620-mmc                 184             - mediatek,mt7620-mmc
185             - mediatek,mt7622-mmc                 185             - mediatek,mt7622-mmc
186             - mediatek,mt7623-mmc                 186             - mediatek,mt7623-mmc
187             - mediatek,mt8135-mmc                 187             - mediatek,mt8135-mmc
188             - mediatek,mt8173-mmc                 188             - mediatek,mt8173-mmc
189             - mediatek,mt8183-mmc                 189             - mediatek,mt8183-mmc
190             - mediatek,mt8186-mmc                 190             - mediatek,mt8186-mmc
191             - mediatek,mt8188-mmc                 191             - mediatek,mt8188-mmc
192             - mediatek,mt8195-mmc                 192             - mediatek,mt8195-mmc
193             - mediatek,mt8516-mmc                 193             - mediatek,mt8516-mmc
194     then:                                         194     then:
195       properties:                                 195       properties:
196         clocks:                                   196         clocks:
197           minItems: 2                             197           minItems: 2
198           items:                                  198           items:
199             - description: source clock           199             - description: source clock
200             - description: HCLK which used for    200             - description: HCLK which used for host
201             - description: independent source     201             - description: independent source clock gate
202         clock-names:                              202         clock-names:
203           minItems: 2                             203           minItems: 2
204           items:                                  204           items:
205             - const: source                       205             - const: source
206             - const: hclk                         206             - const: hclk
207             - const: source_cg                    207             - const: source_cg
208                                                   208 
209   - if:                                           209   - if:
210       properties:                                 210       properties:
211         compatible:                               211         compatible:
212           contains:                               212           contains:
213             const: mediatek,mt2712-mmc            213             const: mediatek,mt2712-mmc
214     then:                                         214     then:
215       properties:                                 215       properties:
216         clocks:                                   216         clocks:
217           minItems: 3                             217           minItems: 3
218           items:                                  218           items:
219             - description: source clock           219             - description: source clock
220             - description: HCLK which used for    220             - description: HCLK which used for host
221             - description: independent source     221             - description: independent source clock gate
222             - description: bus clock used for     222             - description: bus clock used for internal register access (required for MSDC0/3).
223         clock-names:                              223         clock-names:
224           minItems: 3                             224           minItems: 3
225           items:                                  225           items:
226             - const: source                       226             - const: source
227             - const: hclk                         227             - const: hclk
228             - const: source_cg                    228             - const: source_cg
229             - const: bus_clk                      229             - const: bus_clk
230                                                   230 
231   - if:                                           231   - if:
232       properties:                                 232       properties:
233         compatible:                               233         compatible:
234           contains:                               234           contains:
235             const: mediatek,mt8183-mmc            235             const: mediatek,mt8183-mmc
236     then:                                         236     then:
237       properties:                                 237       properties:
238         reg:                                      238         reg:
239           minItems: 2                             239           minItems: 2
240                                                   240 
241   - if:                                           241   - if:
242       properties:                                 242       properties:
243         compatible:                               243         compatible:
244           contains:                               244           contains:
245             enum:                                 245             enum:
246               - mediatek,mt7986-mmc               246               - mediatek,mt7986-mmc
247     then:                                         247     then:
248       properties:                                 248       properties:
249         clocks:                                   249         clocks:
250           minItems: 3                             250           minItems: 3
251           items:                                  251           items:
252             - description: source clock           252             - description: source clock
253             - description: HCLK which used for    253             - description: HCLK which used for host
254             - description: independent source     254             - description: independent source clock gate
255             - description: bus clock used for     255             - description: bus clock used for internal register access (required for MSDC0/3).
256             - description: msdc subsys clock g    256             - description: msdc subsys clock gate
257         clock-names:                              257         clock-names:
258           minItems: 3                             258           minItems: 3
259           items:                                  259           items:
260             - const: source                       260             - const: source
261             - const: hclk                         261             - const: hclk
262             - const: source_cg                    262             - const: source_cg
263             - const: bus_clk                      263             - const: bus_clk
264             - const: sys_cg                       264             - const: sys_cg
265                                                   265 
266   - if:                                           266   - if:
267       properties:                                 267       properties:
268         compatible:                               268         compatible:
269           enum:                                   269           enum:
270             - mediatek,mt8186-mmc                 270             - mediatek,mt8186-mmc
271             - mediatek,mt8188-mmc                 271             - mediatek,mt8188-mmc
272             - mediatek,mt8195-mmc                 272             - mediatek,mt8195-mmc
273     then:                                         273     then:
274       properties:                                 274       properties:
275         clocks:                                   275         clocks:
276           items:                                  276           items:
277             - description: source clock           277             - description: source clock
278             - description: HCLK which used for    278             - description: HCLK which used for host
279             - description: independent source     279             - description: independent source clock gate
280             - description: crypto clock used f    280             - description: crypto clock used for data encrypt/decrypt (optional)
281         clock-names:                              281         clock-names:
282           items:                                  282           items:
283             - const: source                       283             - const: source
284             - const: hclk                         284             - const: hclk
285             - const: source_cg                    285             - const: source_cg
286             - const: crypto                       286             - const: crypto
287                                                   287 
288   - if:                                           288   - if:
289       properties:                                 289       properties:
290         compatible:                               290         compatible:
291           contains:                               291           contains:
292             const: mediatek,mt8192-mmc            292             const: mediatek,mt8192-mmc
293     then:                                         293     then:
294       properties:                                 294       properties:
295         clocks:                                   295         clocks:
296           items:                                  296           items:
297             - description: source clock           297             - description: source clock
298             - description: HCLK which used for    298             - description: HCLK which used for host
299             - description: independent source     299             - description: independent source clock gate
300             - description: msdc subsys clock g    300             - description: msdc subsys clock gate
301             - description: peripheral bus cloc    301             - description: peripheral bus clock gate
302             - description: AXI bus clock gate     302             - description: AXI bus clock gate
303             - description: AHB bus clock gate     303             - description: AHB bus clock gate
304         clock-names:                              304         clock-names:
305           items:                                  305           items:
306             - const: source                       306             - const: source
307             - const: hclk                         307             - const: hclk
308             - const: source_cg                    308             - const: source_cg
309             - const: sys_cg                       309             - const: sys_cg
310             - const: pclk_cg                      310             - const: pclk_cg
311             - const: axi_cg                       311             - const: axi_cg
312             - const: ahb_cg                       312             - const: ahb_cg
313                                                   313 
314 unevaluatedProperties: false                      314 unevaluatedProperties: false
315                                                   315 
316 examples:                                         316 examples:
317   - |                                             317   - |
318     #include <dt-bindings/interrupt-controller    318     #include <dt-bindings/interrupt-controller/irq.h>
319     #include <dt-bindings/interrupt-controller    319     #include <dt-bindings/interrupt-controller/arm-gic.h>
320     #include <dt-bindings/clock/mt8173-clk.h>     320     #include <dt-bindings/clock/mt8173-clk.h>
321     mmc0: mmc@11230000 {                          321     mmc0: mmc@11230000 {
322         compatible = "mediatek,mt8173-mmc";       322         compatible = "mediatek,mt8173-mmc";
323         reg = <0x11230000 0x1000>;                323         reg = <0x11230000 0x1000>;
324         interrupts = <GIC_SPI 39 IRQ_TYPE_LEVE    324         interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_LOW>;
325         vmmc-supply = <&mt6397_vemc_3v3_reg>;     325         vmmc-supply = <&mt6397_vemc_3v3_reg>;
326         vqmmc-supply = <&mt6397_vio18_reg>;       326         vqmmc-supply = <&mt6397_vio18_reg>;
327         clocks = <&pericfg CLK_PERI_MSDC30_0>,    327         clocks = <&pericfg CLK_PERI_MSDC30_0>,
328                  <&topckgen CLK_TOP_MSDC50_0_H    328                  <&topckgen CLK_TOP_MSDC50_0_H_SEL>;
329         clock-names = "source", "hclk";           329         clock-names = "source", "hclk";
330         pinctrl-names = "default", "state_uhs"    330         pinctrl-names = "default", "state_uhs";
331         pinctrl-0 = <&mmc0_pins_default>;         331         pinctrl-0 = <&mmc0_pins_default>;
332         pinctrl-1 = <&mmc0_pins_uhs>;             332         pinctrl-1 = <&mmc0_pins_uhs>;
333         assigned-clocks = <&topckgen CLK_TOP_M    333         assigned-clocks = <&topckgen CLK_TOP_MSDC50_0_SEL>;
334         assigned-clock-parents = <&topckgen CL    334         assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL_D2>;
335         hs400-ds-delay = <0x14015>;               335         hs400-ds-delay = <0x14015>;
336         mediatek,hs200-cmd-int-delay = <26>;      336         mediatek,hs200-cmd-int-delay = <26>;
337         mediatek,hs400-cmd-int-delay = <14>;      337         mediatek,hs400-cmd-int-delay = <14>;
338         mediatek,hs400-cmd-resp-sel-rising;       338         mediatek,hs400-cmd-resp-sel-rising;
339     };                                            339     };
340                                                   340 
341     mmc3: mmc@11260000 {                          341     mmc3: mmc@11260000 {
342         compatible = "mediatek,mt8173-mmc";       342         compatible = "mediatek,mt8173-mmc";
343         reg = <0x11260000 0x1000>;                343         reg = <0x11260000 0x1000>;
344         clock-names = "source", "hclk";           344         clock-names = "source", "hclk";
345         clocks = <&pericfg CLK_PERI_MSDC30_3>,    345         clocks = <&pericfg CLK_PERI_MSDC30_3>,
346                  <&topckgen CLK_TOP_MSDC50_2_H    346                  <&topckgen CLK_TOP_MSDC50_2_H_SEL>;
347         interrupt-names = "msdc", "sdio_wakeup    347         interrupt-names = "msdc", "sdio_wakeup";
348         interrupts-extended = <&gic GIC_SPI 74    348         interrupts-extended = <&gic GIC_SPI 74 IRQ_TYPE_LEVEL_LOW 0>,
349                      <&pio 23 IRQ_TYPE_LEVEL_L    349                      <&pio 23 IRQ_TYPE_LEVEL_LOW>;
350         pinctrl-names = "default", "state_uhs"    350         pinctrl-names = "default", "state_uhs", "state_eint";
351         pinctrl-0 = <&mmc2_pins_default>;         351         pinctrl-0 = <&mmc2_pins_default>;
352         pinctrl-1 = <&mmc2_pins_uhs>;             352         pinctrl-1 = <&mmc2_pins_uhs>;
353         pinctrl-2 = <&mmc2_pins_eint>;            353         pinctrl-2 = <&mmc2_pins_eint>;
354         bus-width = <4>;                          354         bus-width = <4>;
355         max-frequency = <200000000>;              355         max-frequency = <200000000>;
356         cap-sd-highspeed;                         356         cap-sd-highspeed;
357         sd-uhs-sdr104;                            357         sd-uhs-sdr104;
358         keep-power-in-suspend;                    358         keep-power-in-suspend;
359         wakeup-source;                            359         wakeup-source;
360         cap-sdio-irq;                             360         cap-sdio-irq;
361         no-mmc;                                   361         no-mmc;
362         no-sd;                                    362         no-sd;
363         non-removable;                            363         non-removable;
364         vmmc-supply = <&sdio_fixed_3v3>;          364         vmmc-supply = <&sdio_fixed_3v3>;
365         vqmmc-supply = <&mt6397_vgp3_reg>;        365         vqmmc-supply = <&mt6397_vgp3_reg>;
366         mmc-pwrseq = <&wifi_pwrseq>;              366         mmc-pwrseq = <&wifi_pwrseq>;
367     };                                            367     };
368                                                   368 
369 ...                                               369 ...
                                                      

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php