~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/Documentation/devicetree/bindings/mtd/atmel-nand.txt

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /Documentation/devicetree/bindings/mtd/atmel-nand.txt (Version linux-6.12-rc7) and /Documentation/devicetree/bindings/mtd/atmel-nand.txt (Version linux-4.19.323)


  1 Atmel NAND flash controller bindings                1 Atmel NAND flash controller bindings
  2                                                     2 
  3 The NAND flash controller node should be defin      3 The NAND flash controller node should be defined under the EBI bus (see
  4 Documentation/devicetree/bindings/memory-contr      4 Documentation/devicetree/bindings/memory-controllers/atmel,ebi.txt).
  5 One or several NAND devices can be defined und      5 One or several NAND devices can be defined under this NAND controller.
  6 The NAND controller might be connected to an E      6 The NAND controller might be connected to an ECC engine.
  7                                                     7 
  8 * NAND controller bindings:                         8 * NAND controller bindings:
  9                                                     9 
 10 Required properties:                               10 Required properties:
 11 - compatible: should be one of the following       11 - compatible: should be one of the following
 12         "atmel,at91rm9200-nand-controller"         12         "atmel,at91rm9200-nand-controller"
 13         "atmel,at91sam9260-nand-controller"        13         "atmel,at91sam9260-nand-controller"
 14         "atmel,at91sam9261-nand-controller"        14         "atmel,at91sam9261-nand-controller"
 15         "atmel,at91sam9g45-nand-controller"        15         "atmel,at91sam9g45-nand-controller"
 16         "atmel,sama5d3-nand-controller"            16         "atmel,sama5d3-nand-controller"
 17         "microchip,sam9x60-nand-controller"    << 
 18 - ranges: empty ranges property to forward EBI     17 - ranges: empty ranges property to forward EBI ranges definitions.
 19 - #address-cells: should be set to 2.              18 - #address-cells: should be set to 2.
 20 - #size-cells: should be set to 1.                 19 - #size-cells: should be set to 1.
 21 - atmel,nfc-io: phandle to the NFC IO block. O     20 - atmel,nfc-io: phandle to the NFC IO block. Only required for sama5d3
 22                 controllers.                       21                 controllers.
 23 - atmel,nfc-sram: phandle to the NFC SRAM bloc     22 - atmel,nfc-sram: phandle to the NFC SRAM block. Only required for sama5d3
 24                   controllers.                     23                   controllers.
 25                                                    24 
 26 Optional properties:                               25 Optional properties:
 27 - ecc-engine: phandle to the PMECC block. Only     26 - ecc-engine: phandle to the PMECC block. Only meaningful if the SoC embeds
 28               a PMECC engine.                      27               a PMECC engine.
 29                                                    28 
 30 * NAND device/chip bindings:                       29 * NAND device/chip bindings:
 31                                                    30 
 32 Required properties:                               31 Required properties:
 33 - reg: describes the CS lines assigned to the      32 - reg: describes the CS lines assigned to the NAND device. If the NAND device
 34        exposes multiple CS lines (multi-dies c     33        exposes multiple CS lines (multi-dies chips), your reg property will
 35        contain X tuples of 3 entries.              34        contain X tuples of 3 entries.
 36        1st entry: the CS line this NAND chip i     35        1st entry: the CS line this NAND chip is connected to
 37        2nd entry: the base offset of the memor     36        2nd entry: the base offset of the memory region assigned to this
 38                   device (always 0)                37                   device (always 0)
 39        3rd entry: the memory region size (alwa     38        3rd entry: the memory region size (always 0x800000)
 40                                                    39 
 41 Optional properties:                               40 Optional properties:
 42 - rb-gpios: the GPIO(s) used to check the Read     41 - rb-gpios: the GPIO(s) used to check the Ready/Busy status of the NAND.
 43 - cs-gpios: the GPIO(s) used to control the CS     42 - cs-gpios: the GPIO(s) used to control the CS line.
 44 - det-gpios: the GPIO used to detect if a Smar     43 - det-gpios: the GPIO used to detect if a Smartmedia Card is present.
 45 - atmel,rb: an integer identifying the native      44 - atmel,rb: an integer identifying the native Ready/Busy pin. Only meaningful
 46             on sama5 SoCs.                         45             on sama5 SoCs.
 47                                                    46 
 48 All generic properties are described in the ge !!  47 All generic properties described in
 49 Documentation/devicetree/bindings/mtd/.        !!  48 Documentation/devicetree/bindings/mtd/{common,nand}.txt also apply to the NAND
                                                   >>  49 device node, and NAND partitions should be defined under the NAND node as
                                                   >>  50 described in Documentation/devicetree/bindings/mtd/partition.txt.
 50                                                    51 
 51 * ECC engine (PMECC) bindings:                     52 * ECC engine (PMECC) bindings:
 52                                                    53 
 53 Required properties:                               54 Required properties:
 54 - compatible: should be one of the following       55 - compatible: should be one of the following
 55         "atmel,at91sam9g45-pmecc"                  56         "atmel,at91sam9g45-pmecc"
 56         "atmel,sama5d4-pmecc"                      57         "atmel,sama5d4-pmecc"
 57         "atmel,sama5d2-pmecc"                      58         "atmel,sama5d2-pmecc"
 58         "microchip,sam9x60-pmecc"              << 
 59         "microchip,sam9x7-pmecc", "atmel,at91s << 
 60 - reg: should contain 2 register ranges. The f     59 - reg: should contain 2 register ranges. The first one is pointing to the PMECC
 61        block, and the second one to the PMECC_     60        block, and the second one to the PMECC_ERRLOC block.
                                                   >>  61 
                                                   >>  62 * SAMA5 NFC I/O bindings:
                                                   >>  63 
                                                   >>  64 SAMA5 SoCs embed an advanced NAND controller logic to automate READ/WRITE page
                                                   >>  65 operations. This interface to this logic is placed in a separate I/O range and
                                                   >>  66 should thus have its own DT node.
                                                   >>  67 
                                                   >>  68 - compatible: should be "atmel,sama5d3-nfc-io", "syscon".
                                                   >>  69 - reg: should contain the I/O range used to interact with the NFC logic.
 62                                                    70 
 63 Example:                                           71 Example:
 64                                                    72 
 65         nfc_io: nfc-io@70000000 {                  73         nfc_io: nfc-io@70000000 {
 66                 compatible = "atmel,sama5d3-nf     74                 compatible = "atmel,sama5d3-nfc-io", "syscon";
 67                 reg = <0x70000000 0x8000000>;      75                 reg = <0x70000000 0x8000000>;
 68         };                                         76         };
 69                                                    77 
 70         pmecc: ecc-engine@ffffc070 {               78         pmecc: ecc-engine@ffffc070 {
 71                 compatible = "atmel,at91sam9g4     79                 compatible = "atmel,at91sam9g45-pmecc";
 72                 reg = <0xffffc070 0x490>,          80                 reg = <0xffffc070 0x490>,
 73                       <0xffffc500 0x100>;          81                       <0xffffc500 0x100>;
 74         };                                         82         };
 75                                                    83 
 76         ebi: ebi@10000000 {                        84         ebi: ebi@10000000 {
 77                 compatible = "atmel,sama5d3-eb     85                 compatible = "atmel,sama5d3-ebi";
 78                 #address-cells = <2>;              86                 #address-cells = <2>;
 79                 #size-cells = <1>;                 87                 #size-cells = <1>;
 80                 atmel,smc = <&hsmc>;               88                 atmel,smc = <&hsmc>;
 81                 reg = <0x10000000 0x10000000       89                 reg = <0x10000000 0x10000000
 82                        0x40000000 0x30000000>;     90                        0x40000000 0x30000000>;
 83                 ranges = <0x0 0x0 0x10000000 0     91                 ranges = <0x0 0x0 0x10000000 0x10000000
 84                           0x1 0x0 0x40000000 0     92                           0x1 0x0 0x40000000 0x10000000
 85                           0x2 0x0 0x50000000 0     93                           0x2 0x0 0x50000000 0x10000000
 86                           0x3 0x0 0x60000000 0     94                           0x3 0x0 0x60000000 0x10000000>;
 87                 clocks = <&mck>;                   95                 clocks = <&mck>;
 88                                                    96 
 89                 nand_controller: nand-controll     97                 nand_controller: nand-controller {
 90                         compatible = "atmel,sa     98                         compatible = "atmel,sama5d3-nand-controller";
 91                         atmel,nfc-sram = <&nfc     99                         atmel,nfc-sram = <&nfc_sram>;
 92                         atmel,nfc-io = <&nfc_i    100                         atmel,nfc-io = <&nfc_io>;
 93                         ecc-engine = <&pmecc>;    101                         ecc-engine = <&pmecc>;
 94                         #address-cells = <2>;     102                         #address-cells = <2>;
 95                         #size-cells = <1>;        103                         #size-cells = <1>;
 96                         ranges;                   104                         ranges;
 97                                                   105 
 98                         nand@3 {                  106                         nand@3 {
 99                                 reg = <0x3 0x0    107                                 reg = <0x3 0x0 0x800000>;
100                                 atmel,rb = <0>    108                                 atmel,rb = <0>;
101                                                   109 
102                                 /*                110                                 /*
103                                  * Put generic    111                                  * Put generic NAND/MTD properties and
104                                  * subnodes he    112                                  * subnodes here.
105                                  */               113                                  */
106                         };                        114                         };
107                 };                                115                 };
108         };                                        116         };
109                                                   117 
110 ----------------------------------------------    118 -----------------------------------------------------------------------
111                                                   119 
112 Deprecated bindings (should not be used in new    120 Deprecated bindings (should not be used in new device trees):
113                                                   121 
114 Required properties:                              122 Required properties:
115 - compatible: The possible values are:            123 - compatible: The possible values are:
116         "atmel,at91rm9200-nand"                   124         "atmel,at91rm9200-nand"
117         "atmel,sama5d2-nand"                      125         "atmel,sama5d2-nand"
118         "atmel,sama5d4-nand"                      126         "atmel,sama5d4-nand"
119 - reg : should specify localbus address and si    127 - reg : should specify localbus address and size used for the chip,
120         and hardware ECC controller if availab    128         and hardware ECC controller if available.
121         If the hardware ECC is PMECC, it shoul    129         If the hardware ECC is PMECC, it should contain address and size for
122         PMECC and PMECC Error Location control    130         PMECC and PMECC Error Location controller.
123         The PMECC lookup table address and siz    131         The PMECC lookup table address and size in ROM is optional. If not
124         specified, driver will build it in run    132         specified, driver will build it in runtime.
125 - atmel,nand-addr-offset : offset for the addr    133 - atmel,nand-addr-offset : offset for the address latch.
126 - atmel,nand-cmd-offset : offset for the comma    134 - atmel,nand-cmd-offset : offset for the command latch.
127 - #address-cells, #size-cells : Must be presen    135 - #address-cells, #size-cells : Must be present if the device has sub-nodes
128   representing partitions.                        136   representing partitions.
129                                                   137 
130 - gpios : specifies the gpio pins to control t    138 - gpios : specifies the gpio pins to control the NAND device. detect is an
131   optional gpio and may be set to 0 if not pre    139   optional gpio and may be set to 0 if not present.
132                                                   140 
133 Optional properties:                              141 Optional properties:
134 - atmel,nand-has-dma : boolean to support dma     142 - atmel,nand-has-dma : boolean to support dma transfer for nand read/write.
135 - nand-ecc-mode : String, operation mode of th    143 - nand-ecc-mode : String, operation mode of the NAND ecc mode, soft by default.
136   Supported values are: "none", "soft", "hw",     144   Supported values are: "none", "soft", "hw", "hw_syndrome", "hw_oob_first",
137   "soft_bch".                                     145   "soft_bch".
138 - atmel,has-pmecc : boolean to enable Programm    146 - atmel,has-pmecc : boolean to enable Programmable Multibit ECC hardware,
139   capable of BCH encoding and decoding, on dev    147   capable of BCH encoding and decoding, on devices where it is present.
140 - atmel,pmecc-cap : error correct capability f    148 - atmel,pmecc-cap : error correct capability for Programmable Multibit ECC
141   Controller. Supported values are: 2, 4, 8, 1    149   Controller. Supported values are: 2, 4, 8, 12, 24. If the compatible string
142   is "atmel,sama5d2-nand", 32 is also valid.      150   is "atmel,sama5d2-nand", 32 is also valid.
143 - atmel,pmecc-sector-size : sector size for EC    151 - atmel,pmecc-sector-size : sector size for ECC computation. Supported values
144   are: 512, 1024.                                 152   are: 512, 1024.
145 - atmel,pmecc-lookup-table-offset : includes t    153 - atmel,pmecc-lookup-table-offset : includes two offsets of lookup table in ROM
146   for different sector size. First one is for     154   for different sector size. First one is for sector size 512, the next is for
147   sector size 1024. If not specified, driver w    155   sector size 1024. If not specified, driver will build the table in runtime.
148 - nand-bus-width : 8 or 16 bus width if not pr    156 - nand-bus-width : 8 or 16 bus width if not present 8
149 - nand-on-flash-bbt: boolean to enable on flas    157 - nand-on-flash-bbt: boolean to enable on flash bbt option if not present false
150                                                   158 
151 Nand Flash Controller(NFC) is an optional sub-    159 Nand Flash Controller(NFC) is an optional sub-node
152 Required properties:                              160 Required properties:
153 - compatible : "atmel,sama5d3-nfc".               161 - compatible : "atmel,sama5d3-nfc".
154 - reg : should specify the address and size us    162 - reg : should specify the address and size used for NFC command registers,
155         NFC registers and NFC SRAM. NFC SRAM a    163         NFC registers and NFC SRAM. NFC SRAM address and size can be absent
156         if don't want to use it.                  164         if don't want to use it.
157 - clocks: phandle to the peripheral clock         165 - clocks: phandle to the peripheral clock
158 Optional properties:                              166 Optional properties:
159 - atmel,write-by-sram: boolean to enable NFC w    167 - atmel,write-by-sram: boolean to enable NFC write by SRAM.
160                                                   168 
161 Examples:                                         169 Examples:
162 nand0: nand@40000000,0 {                          170 nand0: nand@40000000,0 {
163         compatible = "atmel,at91rm9200-nand";     171         compatible = "atmel,at91rm9200-nand";
164         #address-cells = <1>;                     172         #address-cells = <1>;
165         #size-cells = <1>;                        173         #size-cells = <1>;
166         reg = <0x40000000 0x10000000              174         reg = <0x40000000 0x10000000
167                0xffffe800 0x200                   175                0xffffe800 0x200
168               >;                                  176               >;
169         atmel,nand-addr-offset = <21>;  /* ale    177         atmel,nand-addr-offset = <21>;  /* ale */
170         atmel,nand-cmd-offset = <22>;   /* cle    178         atmel,nand-cmd-offset = <22>;   /* cle */
171         nand-on-flash-bbt;                        179         nand-on-flash-bbt;
172         nand-ecc-mode = "soft";                   180         nand-ecc-mode = "soft";
173         gpios = <&pioC 13 0     /* rdy */         181         gpios = <&pioC 13 0     /* rdy */
174                  &pioC 14 0     /* nce */         182                  &pioC 14 0     /* nce */
175                  0              /* cd */          183                  0              /* cd */
176                 >;                                184                 >;
177         partition@0 {                             185         partition@0 {
178                 ...                               186                 ...
179         };                                        187         };
180 };                                                188 };
181                                                   189 
182 /* for PMECC supported chips */                   190 /* for PMECC supported chips */
183 nand0: nand@40000000 {                            191 nand0: nand@40000000 {
184         compatible = "atmel,at91rm9200-nand";     192         compatible = "atmel,at91rm9200-nand";
185         #address-cells = <1>;                     193         #address-cells = <1>;
186         #size-cells = <1>;                        194         #size-cells = <1>;
187         reg = < 0x40000000 0x10000000   /* bus    195         reg = < 0x40000000 0x10000000   /* bus addr & size */
188                 0xffffe000 0x00000600   /* PME    196                 0xffffe000 0x00000600   /* PMECC addr & size */
189                 0xffffe600 0x00000200   /* PME    197                 0xffffe600 0x00000200   /* PMECC ERRLOC addr & size */
190                 0x00100000 0x00100000   /* ROM    198                 0x00100000 0x00100000   /* ROM addr & size */
191                 >;                                199                 >;
192         atmel,nand-addr-offset = <21>;  /* ale    200         atmel,nand-addr-offset = <21>;  /* ale */
193         atmel,nand-cmd-offset = <22>;   /* cle    201         atmel,nand-cmd-offset = <22>;   /* cle */
194         nand-on-flash-bbt;                        202         nand-on-flash-bbt;
195         nand-ecc-mode = "hw";                     203         nand-ecc-mode = "hw";
196         atmel,has-pmecc;        /* enable PMEC    204         atmel,has-pmecc;        /* enable PMECC */
197         atmel,pmecc-cap = <2>;                    205         atmel,pmecc-cap = <2>;
198         atmel,pmecc-sector-size = <512>;          206         atmel,pmecc-sector-size = <512>;
199         atmel,pmecc-lookup-table-offset = <0x8    207         atmel,pmecc-lookup-table-offset = <0x8000 0x10000>;
200         gpios = <&pioD 5 0      /* rdy */         208         gpios = <&pioD 5 0      /* rdy */
201                  &pioD 4 0      /* nce */         209                  &pioD 4 0      /* nce */
202                  0              /* cd */          210                  0              /* cd */
203                 >;                                211                 >;
204         partition@0 {                             212         partition@0 {
205                 ...                               213                 ...
206         };                                        214         };
207 };                                                215 };
208                                                   216 
209 /* for NFC supported chips */                     217 /* for NFC supported chips */
210 nand0: nand@40000000 {                            218 nand0: nand@40000000 {
211         compatible = "atmel,at91rm9200-nand";     219         compatible = "atmel,at91rm9200-nand";
212         #address-cells = <1>;                     220         #address-cells = <1>;
213         #size-cells = <1>;                        221         #size-cells = <1>;
214         ranges;                                   222         ranges;
215         ...                                       223         ...
216         nfc@70000000 {                            224         nfc@70000000 {
217                 compatible = "atmel,sama5d3-nf    225                 compatible = "atmel,sama5d3-nfc";
218                 #address-cells = <1>;             226                 #address-cells = <1>;
219                 #size-cells = <1>;                227                 #size-cells = <1>;
220                 clocks = <&hsmc_clk>              228                 clocks = <&hsmc_clk>
221                 reg = <                           229                 reg = <
222                         0x70000000 0x10000000     230                         0x70000000 0x10000000   /* NFC Command Registers */
223                         0xffffc000 0x00000070     231                         0xffffc000 0x00000070   /* NFC HSMC regs */
224                         0x00200000 0x00100000     232                         0x00200000 0x00100000   /* NFC SRAM banks */
225                 >;                                233                 >;
226         };                                        234         };
227 };                                                235 };
                                                      

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php