1 # SPDX-License-Identifier: (GPL-2.0-only OR BS 1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 2 %YAML 1.2 2 %YAML 1.2 3 --- 3 --- 4 $id: http://devicetree.org/schemas/phy/rockchi 4 $id: http://devicetree.org/schemas/phy/rockchip-inno-csi-dphy.yaml# 5 $schema: http://devicetree.org/meta-schemas/co 5 $schema: http://devicetree.org/meta-schemas/core.yaml# 6 6 7 title: Rockchip SoC MIPI RX0 D-PHY 7 title: Rockchip SoC MIPI RX0 D-PHY 8 8 9 maintainers: 9 maintainers: 10 - Heiko Stuebner <heiko@sntech.de> 10 - Heiko Stuebner <heiko@sntech.de> 11 11 12 description: | 12 description: | 13 The Rockchip SoC has a MIPI CSI D-PHY based 13 The Rockchip SoC has a MIPI CSI D-PHY based on an Innosilicon IP which 14 connects to the ISP1 (Image Signal Processin 14 connects to the ISP1 (Image Signal Processing unit v1.0) for CSI cameras. 15 15 16 properties: 16 properties: 17 compatible: 17 compatible: 18 enum: 18 enum: 19 - rockchip,px30-csi-dphy 19 - rockchip,px30-csi-dphy 20 - rockchip,rk1808-csi-dphy 20 - rockchip,rk1808-csi-dphy 21 - rockchip,rk3326-csi-dphy 21 - rockchip,rk3326-csi-dphy 22 - rockchip,rk3368-csi-dphy 22 - rockchip,rk3368-csi-dphy 23 - rockchip,rk3568-csi-dphy 23 - rockchip,rk3568-csi-dphy 24 24 25 reg: 25 reg: 26 maxItems: 1 26 maxItems: 1 27 27 28 clocks: 28 clocks: 29 maxItems: 1 29 maxItems: 1 30 30 31 clock-names: 31 clock-names: 32 const: pclk 32 const: pclk 33 33 34 '#phy-cells': 34 '#phy-cells': 35 const: 0 35 const: 0 36 36 37 power-domains: 37 power-domains: 38 description: Video in/out power domain. 38 description: Video in/out power domain. 39 maxItems: 1 39 maxItems: 1 40 40 41 resets: 41 resets: 42 items: 42 items: 43 - description: exclusive PHY reset line 43 - description: exclusive PHY reset line 44 44 45 reset-names: 45 reset-names: 46 items: 46 items: 47 - const: apb 47 - const: apb 48 48 49 rockchip,grf: 49 rockchip,grf: 50 $ref: /schemas/types.yaml#/definitions/pha 50 $ref: /schemas/types.yaml#/definitions/phandle 51 description: 51 description: 52 Some additional phy settings are access 52 Some additional phy settings are access through GRF regs. 53 53 54 required: 54 required: 55 - compatible 55 - compatible 56 - reg 56 - reg 57 - clocks 57 - clocks 58 - clock-names 58 - clock-names 59 - '#phy-cells' 59 - '#phy-cells' 60 - power-domains 60 - power-domains 61 - resets 61 - resets 62 - reset-names 62 - reset-names 63 - rockchip,grf 63 - rockchip,grf 64 64 65 additionalProperties: false 65 additionalProperties: false 66 66 67 examples: 67 examples: 68 - | 68 - | 69 69 70 csi_dphy: phy@ff2f0000 { 70 csi_dphy: phy@ff2f0000 { 71 compatible = "rockchip,px30-csi-dphy"; 71 compatible = "rockchip,px30-csi-dphy"; 72 reg = <0xff2f0000 0x4000>; 72 reg = <0xff2f0000 0x4000>; 73 clocks = <&cru 1>; 73 clocks = <&cru 1>; 74 clock-names = "pclk"; 74 clock-names = "pclk"; 75 #phy-cells = <0>; 75 #phy-cells = <0>; 76 power-domains = <&power 1>; 76 power-domains = <&power 1>; 77 resets = <&cru 1>; 77 resets = <&cru 1>; 78 reset-names = "apb"; 78 reset-names = "apb"; 79 rockchip,grf = <&grf>; 79 rockchip,grf = <&grf>; 80 }; 80 };
Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.