~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/Documentation/devicetree/bindings/power/avs/qcom,cpr.yaml

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /Documentation/devicetree/bindings/power/avs/qcom,cpr.yaml (Architecture i386) and /Documentation/devicetree/bindings/power/avs/qcom,cpr.yaml (Architecture ppc)


  1 # SPDX-License-Identifier: (GPL-2.0-only OR BS      1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
  2 %YAML 1.2                                           2 %YAML 1.2
  3 ---                                                 3 ---
  4 $id: http://devicetree.org/schemas/power/avs/q      4 $id: http://devicetree.org/schemas/power/avs/qcom,cpr.yaml#
  5 $schema: http://devicetree.org/meta-schemas/co      5 $schema: http://devicetree.org/meta-schemas/core.yaml#
  6                                                     6 
  7 title: Qualcomm Core Power Reduction (CPR)          7 title: Qualcomm Core Power Reduction (CPR)
  8                                                     8 
  9 maintainers:                                        9 maintainers:
 10   - Niklas Cassel <nks@flawful.org>                 10   - Niklas Cassel <nks@flawful.org>
 11                                                    11 
 12 description: |                                     12 description: |
 13   CPR (Core Power Reduction) is a technology t     13   CPR (Core Power Reduction) is a technology to reduce core power on a CPU
 14   or other device. Each OPP of a device corres     14   or other device. Each OPP of a device corresponds to a "corner" that has
 15   a range of valid voltages for a particular f     15   a range of valid voltages for a particular frequency. While the device is
 16   running at a particular frequency, CPR monit     16   running at a particular frequency, CPR monitors dynamic factors such as
 17   temperature, etc. and suggests adjustments t     17   temperature, etc. and suggests adjustments to the voltage to save power
 18   and meet silicon characteristic requirements     18   and meet silicon characteristic requirements.
 19                                                    19 
 20 properties:                                        20 properties:
 21   compatible:                                      21   compatible:
 22     items:                                         22     items:
 23       - enum:                                      23       - enum:
 24           - qcom,qcs404-cpr                        24           - qcom,qcs404-cpr
 25       - const: qcom,cpr                            25       - const: qcom,cpr
 26                                                    26 
 27   reg:                                             27   reg:
 28     description: Base address and size of the      28     description: Base address and size of the RBCPR register region.
 29     maxItems: 1                                    29     maxItems: 1
 30                                                    30 
 31   interrupts:                                      31   interrupts:
 32     maxItems: 1                                    32     maxItems: 1
 33                                                    33 
 34   clocks:                                          34   clocks:
 35     items:                                         35     items:
 36       - description: Reference clock.              36       - description: Reference clock.
 37                                                    37 
 38   clock-names:                                     38   clock-names:
 39     items:                                         39     items:
 40       - const: ref                                 40       - const: ref
 41                                                    41 
 42   vdd-apc-supply:                                  42   vdd-apc-supply:
 43     description: APC regulator supply.             43     description: APC regulator supply.
 44                                                    44 
 45   '#power-domain-cells':                           45   '#power-domain-cells':
 46     const: 0                                       46     const: 0
 47                                                    47 
 48   operating-points-v2:                             48   operating-points-v2:
 49     description: |                                 49     description: |
 50       A phandle to the OPP table containing th     50       A phandle to the OPP table containing the performance states
 51       supported by the CPR power domain.           51       supported by the CPR power domain.
 52                                                    52 
 53   acc-syscon:                                      53   acc-syscon:
 54     $ref: /schemas/types.yaml#/definitions/pha     54     $ref: /schemas/types.yaml#/definitions/phandle
 55     description: A phandle to the syscon used      55     description: A phandle to the syscon used for writing ACC settings.
 56                                                    56 
 57   nvmem-cells:                                     57   nvmem-cells:
 58     items:                                         58     items:
 59       - description: Corner 1 quotient offset      59       - description: Corner 1 quotient offset
 60       - description: Corner 2 quotient offset      60       - description: Corner 2 quotient offset
 61       - description: Corner 3 quotient offset      61       - description: Corner 3 quotient offset
 62       - description: Corner 1 initial voltage      62       - description: Corner 1 initial voltage
 63       - description: Corner 2 initial voltage      63       - description: Corner 2 initial voltage
 64       - description: Corner 3 initial voltage      64       - description: Corner 3 initial voltage
 65       - description: Corner 1 quotient             65       - description: Corner 1 quotient
 66       - description: Corner 2 quotient             66       - description: Corner 2 quotient
 67       - description: Corner 3 quotient             67       - description: Corner 3 quotient
 68       - description: Corner 1 ring oscillator      68       - description: Corner 1 ring oscillator
 69       - description: Corner 2 ring oscillator      69       - description: Corner 2 ring oscillator
 70       - description: Corner 3 ring oscillator      70       - description: Corner 3 ring oscillator
 71       - description: Fuse revision                 71       - description: Fuse revision
 72                                                    72 
 73   nvmem-cell-names:                                73   nvmem-cell-names:
 74     items:                                         74     items:
 75       - const: cpr_quotient_offset1                75       - const: cpr_quotient_offset1
 76       - const: cpr_quotient_offset2                76       - const: cpr_quotient_offset2
 77       - const: cpr_quotient_offset3                77       - const: cpr_quotient_offset3
 78       - const: cpr_init_voltage1                   78       - const: cpr_init_voltage1
 79       - const: cpr_init_voltage2                   79       - const: cpr_init_voltage2
 80       - const: cpr_init_voltage3                   80       - const: cpr_init_voltage3
 81       - const: cpr_quotient1                       81       - const: cpr_quotient1
 82       - const: cpr_quotient2                       82       - const: cpr_quotient2
 83       - const: cpr_quotient3                       83       - const: cpr_quotient3
 84       - const: cpr_ring_osc1                       84       - const: cpr_ring_osc1
 85       - const: cpr_ring_osc2                       85       - const: cpr_ring_osc2
 86       - const: cpr_ring_osc3                       86       - const: cpr_ring_osc3
 87       - const: cpr_fuse_revision                   87       - const: cpr_fuse_revision
 88                                                    88 
 89 required:                                          89 required:
 90   - compatible                                     90   - compatible
 91   - reg                                            91   - reg
 92   - interrupts                                     92   - interrupts
 93   - clocks                                         93   - clocks
 94   - clock-names                                    94   - clock-names
 95   - vdd-apc-supply                                 95   - vdd-apc-supply
 96   - '#power-domain-cells'                          96   - '#power-domain-cells'
 97   - operating-points-v2                            97   - operating-points-v2
 98   - nvmem-cells                                    98   - nvmem-cells
 99   - nvmem-cell-names                               99   - nvmem-cell-names
100                                                   100 
101 additionalProperties: false                       101 additionalProperties: false
102                                                   102 
103 examples:                                         103 examples:
104   - |                                             104   - |
105     #include <dt-bindings/interrupt-controller    105     #include <dt-bindings/interrupt-controller/arm-gic.h>
106                                                   106 
107     cpr_opp_table: opp-table-cpr {                107     cpr_opp_table: opp-table-cpr {
108         compatible = "operating-points-v2-qcom    108         compatible = "operating-points-v2-qcom-level";
109                                                   109 
110         cpr_opp1: opp1 {                          110         cpr_opp1: opp1 {
111             opp-level = <1>;                      111             opp-level = <1>;
112             qcom,opp-fuse-level = <1>;            112             qcom,opp-fuse-level = <1>;
113         };                                        113         };
114         cpr_opp2: opp2 {                          114         cpr_opp2: opp2 {
115             opp-level = <2>;                      115             opp-level = <2>;
116             qcom,opp-fuse-level = <2>;            116             qcom,opp-fuse-level = <2>;
117         };                                        117         };
118         cpr_opp3: opp3 {                          118         cpr_opp3: opp3 {
119             opp-level = <3>;                      119             opp-level = <3>;
120             qcom,opp-fuse-level = <3>;            120             qcom,opp-fuse-level = <3>;
121         };                                        121         };
122     };                                            122     };
123                                                   123 
124     power-controller@b018000 {                    124     power-controller@b018000 {
125         compatible = "qcom,qcs404-cpr", "qcom,    125         compatible = "qcom,qcs404-cpr", "qcom,cpr";
126         reg = <0x0b018000 0x1000>;                126         reg = <0x0b018000 0x1000>;
127         interrupts = <0 15 IRQ_TYPE_EDGE_RISIN    127         interrupts = <0 15 IRQ_TYPE_EDGE_RISING>;
128         clocks = <&xo_board>;                     128         clocks = <&xo_board>;
129         clock-names = "ref";                      129         clock-names = "ref";
130         vdd-apc-supply = <&pms405_s3>;            130         vdd-apc-supply = <&pms405_s3>;
131         #power-domain-cells = <0>;                131         #power-domain-cells = <0>;
132         operating-points-v2 = <&cpr_opp_table>    132         operating-points-v2 = <&cpr_opp_table>;
133         acc-syscon = <&tcsr>;                     133         acc-syscon = <&tcsr>;
134                                                   134 
135         nvmem-cells = <&cpr_efuse_quot_offset1    135         nvmem-cells = <&cpr_efuse_quot_offset1>,
136             <&cpr_efuse_quot_offset2>,            136             <&cpr_efuse_quot_offset2>,
137             <&cpr_efuse_quot_offset3>,            137             <&cpr_efuse_quot_offset3>,
138             <&cpr_efuse_init_voltage1>,           138             <&cpr_efuse_init_voltage1>,
139             <&cpr_efuse_init_voltage2>,           139             <&cpr_efuse_init_voltage2>,
140             <&cpr_efuse_init_voltage3>,           140             <&cpr_efuse_init_voltage3>,
141             <&cpr_efuse_quot1>,                   141             <&cpr_efuse_quot1>,
142             <&cpr_efuse_quot2>,                   142             <&cpr_efuse_quot2>,
143             <&cpr_efuse_quot3>,                   143             <&cpr_efuse_quot3>,
144             <&cpr_efuse_ring1>,                   144             <&cpr_efuse_ring1>,
145             <&cpr_efuse_ring2>,                   145             <&cpr_efuse_ring2>,
146             <&cpr_efuse_ring3>,                   146             <&cpr_efuse_ring3>,
147             <&cpr_efuse_revision>;                147             <&cpr_efuse_revision>;
148         nvmem-cell-names = "cpr_quotient_offse    148         nvmem-cell-names = "cpr_quotient_offset1",
149             "cpr_quotient_offset2",               149             "cpr_quotient_offset2",
150             "cpr_quotient_offset3",               150             "cpr_quotient_offset3",
151             "cpr_init_voltage1",                  151             "cpr_init_voltage1",
152             "cpr_init_voltage2",                  152             "cpr_init_voltage2",
153             "cpr_init_voltage3",                  153             "cpr_init_voltage3",
154             "cpr_quotient1",                      154             "cpr_quotient1",
155             "cpr_quotient2",                      155             "cpr_quotient2",
156             "cpr_quotient3",                      156             "cpr_quotient3",
157             "cpr_ring_osc1",                      157             "cpr_ring_osc1",
158             "cpr_ring_osc2",                      158             "cpr_ring_osc2",
159             "cpr_ring_osc3",                      159             "cpr_ring_osc3",
160             "cpr_fuse_revision";                  160             "cpr_fuse_revision";
161     };                                            161     };
                                                      

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php