~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/Documentation/driver-api/gpio/intro.rst

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /Documentation/driver-api/gpio/intro.rst (Architecture sparc64) and /Documentation/driver-api/gpio/intro.rst (Architecture ppc)


  1 ============                                        1 ============
  2 Introduction                                        2 Introduction
  3 ============                                        3 ============
  4                                                     4 
  5                                                     5 
  6 GPIO Interfaces                                     6 GPIO Interfaces
  7 ===============                                     7 ===============
  8                                                     8 
  9 The documents in this directory give detailed       9 The documents in this directory give detailed instructions on how to access
 10 GPIOs in drivers, and how to write a driver fo     10 GPIOs in drivers, and how to write a driver for a device that provides GPIOs
 11 itself.                                            11 itself.
 12                                                    12 
 13                                                    13 
 14 What is a GPIO?                                    14 What is a GPIO?
 15 ===============                                    15 ===============
 16                                                    16 
 17 A "General Purpose Input/Output" (GPIO) is a f     17 A "General Purpose Input/Output" (GPIO) is a flexible software-controlled
 18 digital signal. They are provided from many ki     18 digital signal. They are provided from many kinds of chips, and are familiar
 19 to Linux developers working with embedded and      19 to Linux developers working with embedded and custom hardware. Each GPIO
 20 represents a bit connected to a particular pin     20 represents a bit connected to a particular pin, or "ball" on Ball Grid Array
 21 (BGA) packages. Board schematics show which ex     21 (BGA) packages. Board schematics show which external hardware connects to
 22 which GPIOs. Drivers can be written genericall     22 which GPIOs. Drivers can be written generically, so that board setup code
 23 passes such pin configuration data to drivers.     23 passes such pin configuration data to drivers.
 24                                                    24 
 25 System-on-Chip (SOC) processors heavily rely o     25 System-on-Chip (SOC) processors heavily rely on GPIOs. In some cases, every
 26 non-dedicated pin can be configured as a GPIO;     26 non-dedicated pin can be configured as a GPIO; and most chips have at least
 27 several dozen of them. Programmable logic devi     27 several dozen of them. Programmable logic devices (like FPGAs) can easily
 28 provide GPIOs; multifunction chips like power      28 provide GPIOs; multifunction chips like power managers, and audio codecs
 29 often have a few such pins to help with pin sc     29 often have a few such pins to help with pin scarcity on SOCs; and there are
 30 also "GPIO Expander" chips that connect using      30 also "GPIO Expander" chips that connect using the I2C or SPI serial buses.
 31 Most PC southbridges have a few dozen GPIO-cap     31 Most PC southbridges have a few dozen GPIO-capable pins (with only the BIOS
 32 firmware knowing how they're used).                32 firmware knowing how they're used).
 33                                                    33 
 34 The exact capabilities of GPIOs vary between s     34 The exact capabilities of GPIOs vary between systems. Common options:
 35                                                    35 
 36   - Output values are writable (high=1, low=0)     36   - Output values are writable (high=1, low=0). Some chips also have
 37     options about how that value is driven, so     37     options about how that value is driven, so that for example only one
 38     value might be driven, supporting "wire-OR     38     value might be driven, supporting "wire-OR" and similar schemes for the
 39     other value (notably, "open drain" signali     39     other value (notably, "open drain" signaling).
 40                                                    40 
 41   - Input values are likewise readable (1, 0).     41   - Input values are likewise readable (1, 0). Some chips support readback
 42     of pins configured as "output", which is v     42     of pins configured as "output", which is very useful in such "wire-OR"
 43     cases (to support bidirectional signaling)     43     cases (to support bidirectional signaling). GPIO controllers may have
 44     input de-glitch/debounce logic, sometimes      44     input de-glitch/debounce logic, sometimes with software controls.
 45                                                    45 
 46   - Inputs can often be used as IRQ signals, o     46   - Inputs can often be used as IRQ signals, often edge triggered but
 47     sometimes level triggered. Such IRQs may b     47     sometimes level triggered. Such IRQs may be configurable as system
 48     wakeup events, to wake the system from a l     48     wakeup events, to wake the system from a low power state.
 49                                                    49 
 50   - Usually a GPIO will be configurable as eit     50   - Usually a GPIO will be configurable as either input or output, as needed
 51     by different product boards; single direct     51     by different product boards; single direction ones exist too.
 52                                                    52 
 53   - Most GPIOs can be accessed while holding s     53   - Most GPIOs can be accessed while holding spinlocks, but those accessed
 54     through a serial bus normally can't. Some      54     through a serial bus normally can't. Some systems support both types.
 55                                                    55 
 56 On a given board each GPIO is used for one spe     56 On a given board each GPIO is used for one specific purpose like monitoring
 57 MMC/SD card insertion/removal, detecting card      57 MMC/SD card insertion/removal, detecting card write-protect status, driving
 58 a LED, configuring a transceiver, bit-banging      58 a LED, configuring a transceiver, bit-banging a serial bus, poking a hardware
 59 watchdog, sensing a switch, and so on.             59 watchdog, sensing a switch, and so on.
 60                                                    60 
 61                                                    61 
 62 Common GPIO Properties                             62 Common GPIO Properties
 63 ======================                             63 ======================
 64                                                    64 
 65 These properties are met through all the other     65 These properties are met through all the other documents of the GPIO interface
 66 and it is useful to understand them, especiall     66 and it is useful to understand them, especially if you need to define GPIO
 67 mappings.                                          67 mappings.
 68                                                    68 
 69 Active-High and Active-Low                         69 Active-High and Active-Low
 70 --------------------------                         70 --------------------------
 71 It is natural to assume that a GPIO is "active     71 It is natural to assume that a GPIO is "active" when its output signal is 1
 72 ("high"), and inactive when it is 0 ("low"). H     72 ("high"), and inactive when it is 0 ("low"). However in practice the signal of a
 73 GPIO may be inverted before is reaches its des     73 GPIO may be inverted before is reaches its destination, or a device could decide
 74 to have different conventions about what "acti     74 to have different conventions about what "active" means. Such decisions should
 75 be transparent to device drivers, therefore it     75 be transparent to device drivers, therefore it is possible to define a GPIO as
 76 being either active-high ("1" means "active",      76 being either active-high ("1" means "active", the default) or active-low ("0"
 77 means "active") so that drivers only need to w     77 means "active") so that drivers only need to worry about the logical signal and
 78 not about what happens at the line level.          78 not about what happens at the line level.
 79                                                    79 
 80 Open Drain and Open Source                         80 Open Drain and Open Source
 81 --------------------------                         81 --------------------------
 82 Sometimes shared signals need to use "open dra     82 Sometimes shared signals need to use "open drain" (where only the low signal
 83 level is actually driven), or "open source" (w     83 level is actually driven), or "open source" (where only the high signal level is
 84 driven) signaling. That term applies to CMOS t     84 driven) signaling. That term applies to CMOS transistors; "open collector" is
 85 used for TTL. A pullup or pulldown resistor ca     85 used for TTL. A pullup or pulldown resistor causes the high or low signal level.
 86 This is sometimes called a "wire-AND"; or more     86 This is sometimes called a "wire-AND"; or more practically, from the negative
 87 logic (low=true) perspective this is a "wire-O     87 logic (low=true) perspective this is a "wire-OR".
 88                                                    88 
 89 One common example of an open drain signal is      89 One common example of an open drain signal is a shared active-low IRQ line.
 90 Also, bidirectional data bus signals sometimes     90 Also, bidirectional data bus signals sometimes use open drain signals.
 91                                                    91 
 92 Some GPIO controllers directly support open dr     92 Some GPIO controllers directly support open drain and open source outputs; many
 93 don't. When you need open drain signaling but      93 don't. When you need open drain signaling but your hardware doesn't directly
 94 support it, there's a common idiom you can use     94 support it, there's a common idiom you can use to emulate it with any GPIO pin
 95 that can be used as either an input or an outp     95 that can be used as either an input or an output:
 96                                                    96 
 97  **LOW**: ``gpiod_direction_output(gpio, 0)``      97  **LOW**: ``gpiod_direction_output(gpio, 0)`` ... this drives the signal and
 98  overrides the pullup.                             98  overrides the pullup.
 99                                                    99 
100  **HIGH**: ``gpiod_direction_input(gpio)`` ...    100  **HIGH**: ``gpiod_direction_input(gpio)`` ... this turns off the output, so
101  the pullup (or some other device) controls th    101  the pullup (or some other device) controls the signal.
102                                                   102 
103 The same logic can be applied to emulate open     103 The same logic can be applied to emulate open source signaling, by driving the
104 high signal and configuring the GPIO as input     104 high signal and configuring the GPIO as input for low. This open drain/open
105 source emulation can be handled transparently     105 source emulation can be handled transparently by the GPIO framework.
106                                                   106 
107 If you are "driving" the signal high but gpiod    107 If you are "driving" the signal high but gpiod_get_value(gpio) reports a low
108 value (after the appropriate rise time passes)    108 value (after the appropriate rise time passes), you know some other component is
109 driving the shared signal low. That's not nece    109 driving the shared signal low. That's not necessarily an error. As one common
110 example, that's how I2C clocks are stretched:     110 example, that's how I2C clocks are stretched:  a slave that needs a slower clock
111 delays the rising edge of SCK, and the I2C mas    111 delays the rising edge of SCK, and the I2C master adjusts its signaling rate
112 accordingly.                                      112 accordingly.
                                                      

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php