~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/Documentation/trace/intel_th.rst

Version: ~ [ linux-6.11.5 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.58 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.114 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.169 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.228 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.284 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.322 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.9 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /Documentation/trace/intel_th.rst (Version linux-6.11.5) and /Documentation/trace/intel_th.rst (Version linux-5.3.18)


  1 .. SPDX-License-Identifier: GPL-2.0                 1 .. SPDX-License-Identifier: GPL-2.0
  2                                                     2 
  3 =======================                             3 =======================
  4 Intel(R) Trace Hub (TH)                             4 Intel(R) Trace Hub (TH)
  5 =======================                             5 =======================
  6                                                     6 
  7 Overview                                            7 Overview
  8 --------                                            8 --------
  9                                                     9 
 10 Intel(R) Trace Hub (TH) is a set of hardware b     10 Intel(R) Trace Hub (TH) is a set of hardware blocks that produce,
 11 switch and output trace data from multiple har     11 switch and output trace data from multiple hardware and software
 12 sources over several types of trace output por     12 sources over several types of trace output ports encoded in System
 13 Trace Protocol (MIPI STPv2) and is intended to     13 Trace Protocol (MIPI STPv2) and is intended to perform full system
 14 debugging. For more information on the hardwar     14 debugging. For more information on the hardware, see Intel(R) Trace
 15 Hub developer's manual [1].                        15 Hub developer's manual [1].
 16                                                    16 
 17 It consists of trace sources, trace destinatio     17 It consists of trace sources, trace destinations (outputs) and a
 18 switch (Global Trace Hub, GTH). These devices      18 switch (Global Trace Hub, GTH). These devices are placed on a bus of
 19 their own ("intel_th"), where they can be disc     19 their own ("intel_th"), where they can be discovered and configured
 20 via sysfs attributes.                              20 via sysfs attributes.
 21                                                    21 
 22 Currently, the following Intel TH subdevices (     22 Currently, the following Intel TH subdevices (blocks) are supported:
 23   - Software Trace Hub (STH), trace source, wh     23   - Software Trace Hub (STH), trace source, which is a System Trace
 24     Module (STM) device,                           24     Module (STM) device,
 25   - Memory Storage Unit (MSU), trace output, w     25   - Memory Storage Unit (MSU), trace output, which allows storing
 26     trace hub output in system memory,             26     trace hub output in system memory,
 27   - Parallel Trace Interface output (PTI), tra     27   - Parallel Trace Interface output (PTI), trace output to an external
 28     debug host via a PTI port,                     28     debug host via a PTI port,
 29   - Global Trace Hub (GTH), which is a switch      29   - Global Trace Hub (GTH), which is a switch and a central component
 30     of Intel(R) Trace Hub architecture.            30     of Intel(R) Trace Hub architecture.
 31                                                    31 
 32 Common attributes for output devices are descr     32 Common attributes for output devices are described in
 33 Documentation/ABI/testing/sysfs-bus-intel_th-o     33 Documentation/ABI/testing/sysfs-bus-intel_th-output-devices, the most
 34 notable of them is "active", which enables or      34 notable of them is "active", which enables or disables trace output
 35 into that particular output device.                35 into that particular output device.
 36                                                    36 
 37 GTH allows directing different STP masters int     37 GTH allows directing different STP masters into different output ports
 38 via its "masters" attribute group. More detail     38 via its "masters" attribute group. More detailed GTH interface
 39 description is at Documentation/ABI/testing/sy     39 description is at Documentation/ABI/testing/sysfs-bus-intel_th-devices-gth.
 40                                                    40 
 41 STH registers an stm class device, through whi     41 STH registers an stm class device, through which it provides interface
 42 to userspace and kernelspace software trace so     42 to userspace and kernelspace software trace sources. See
 43 Documentation/trace/stm.rst for more informati     43 Documentation/trace/stm.rst for more information on that.
 44                                                    44 
 45 MSU can be configured to collect trace data in     45 MSU can be configured to collect trace data into a system memory
 46 buffer, which can later on be read from its de     46 buffer, which can later on be read from its device nodes via read() or
 47 mmap() interface and directed to a "software s !!  47 mmap() interface.
 48 consume the data and/or relay it further.      << 
 49                                                    48 
 50 On the whole, Intel(R) Trace Hub does not requ     49 On the whole, Intel(R) Trace Hub does not require any special
 51 userspace software to function; everything can     50 userspace software to function; everything can be configured, started
 52 and collected via sysfs attributes, and device     51 and collected via sysfs attributes, and device nodes.
 53                                                    52 
 54 [1] https://software.intel.com/sites/default/f     53 [1] https://software.intel.com/sites/default/files/managed/d3/3c/intel-th-developer-manual.pdf
 55                                                    54 
 56 Bus and Subdevices                                 55 Bus and Subdevices
 57 ------------------                                 56 ------------------
 58                                                    57 
 59 For each Intel TH device in the system a bus o     58 For each Intel TH device in the system a bus of its own is
 60 created and assigned an id number that reflect     59 created and assigned an id number that reflects the order in which TH
 61 devices were enumerated. All TH subdevices (de !!  60 devices were emumerated. All TH subdevices (devices on intel_th bus)
 62 begin with this id: 0-gth, 0-msc0, 0-msc1, 0-p     61 begin with this id: 0-gth, 0-msc0, 0-msc1, 0-pti, 0-sth, which is
 63 followed by device's name and an optional inde     62 followed by device's name and an optional index.
 64                                                    63 
 65 Output devices also get a device node in /dev/     64 Output devices also get a device node in /dev/intel_thN, where N is
 66 the Intel TH device id. For example, MSU's mem     65 the Intel TH device id. For example, MSU's memory buffers, when
 67 allocated, are accessible via /dev/intel_th0/m     66 allocated, are accessible via /dev/intel_th0/msc{0,1}.
 68                                                    67 
 69 Quick example                                      68 Quick example
 70 -------------                                      69 -------------
 71                                                    70 
 72 # figure out which GTH port is the first memor     71 # figure out which GTH port is the first memory controller::
 73                                                    72 
 74         $ cat /sys/bus/intel_th/devices/0-msc0     73         $ cat /sys/bus/intel_th/devices/0-msc0/port
 75         0                                          74         0
 76                                                    75 
 77 # looks like it's port 0, configure master 33      76 # looks like it's port 0, configure master 33 to send data to port 0::
 78                                                    77 
 79         $ echo 0 > /sys/bus/intel_th/devices/0     78         $ echo 0 > /sys/bus/intel_th/devices/0-gth/masters/33
 80                                                    79 
 81 # allocate a 2-windowed multiblock buffer on t     80 # allocate a 2-windowed multiblock buffer on the first memory
 82 # controller, each with 64 pages::                 81 # controller, each with 64 pages::
 83                                                    82 
 84         $ echo multi > /sys/bus/intel_th/devic     83         $ echo multi > /sys/bus/intel_th/devices/0-msc0/mode
 85         $ echo 64,64 > /sys/bus/intel_th/devic     84         $ echo 64,64 > /sys/bus/intel_th/devices/0-msc0/nr_pages
 86                                                    85 
 87 # enable wrapping for this controller, too::       86 # enable wrapping for this controller, too::
 88                                                    87 
 89         $ echo 1 > /sys/bus/intel_th/devices/0     88         $ echo 1 > /sys/bus/intel_th/devices/0-msc0/wrap
 90                                                    89 
 91 # and enable tracing into this port::              90 # and enable tracing into this port::
 92                                                    91 
 93         $ echo 1 > /sys/bus/intel_th/devices/0     92         $ echo 1 > /sys/bus/intel_th/devices/0-msc0/active
 94                                                    93 
 95 # .. send data to master 33, see stm.txt for m     94 # .. send data to master 33, see stm.txt for more details ..
 96 # .. wait for traces to pile up ..                 95 # .. wait for traces to pile up ..
 97 # .. and stop the trace::                          96 # .. and stop the trace::
 98                                                    97 
 99         $ echo 0 > /sys/bus/intel_th/devices/0     98         $ echo 0 > /sys/bus/intel_th/devices/0-msc0/active
100                                                    99 
101 # and now you can collect the trace from the d    100 # and now you can collect the trace from the device node::
102                                                   101 
103         $ cat /dev/intel_th0/msc0 > my_stp_tra    102         $ cat /dev/intel_th0/msc0 > my_stp_trace
104                                                   103 
105 Host Debugger Mode                                104 Host Debugger Mode
106 ------------------                                105 ------------------
107                                                   106 
108 It is possible to configure the Trace Hub and     107 It is possible to configure the Trace Hub and control its trace
109 capture from a remote debug host, which should    108 capture from a remote debug host, which should be connected via one of
110 the hardware debugging interfaces, which will     109 the hardware debugging interfaces, which will then be used to both
111 control Intel Trace Hub and transfer its trace    110 control Intel Trace Hub and transfer its trace data to the debug host.
112                                                   111 
113 The driver needs to be told that such an arran    112 The driver needs to be told that such an arrangement is taking place
114 so that it does not touch any capture/port con    113 so that it does not touch any capture/port configuration and avoids
115 conflicting with the debug host's configuratio    114 conflicting with the debug host's configuration accesses. The only
116 activity that the driver will perform in this     115 activity that the driver will perform in this mode is collecting
117 software traces to the Software Trace Hub (an     116 software traces to the Software Trace Hub (an stm class device). The
118 user is still responsible for setting up adequ    117 user is still responsible for setting up adequate master/channel
119 mappings that the decoder on the receiving end    118 mappings that the decoder on the receiving end would recognize.
120                                                   119 
121 In order to enable the host mode, set the 'hos    120 In order to enable the host mode, set the 'host_mode' parameter of the
122 'intel_th' kernel module to 'y'. None of the v    121 'intel_th' kernel module to 'y'. None of the virtual output devices
123 will show up on the intel_th bus. Also, trace     122 will show up on the intel_th bus. Also, trace configuration and
124 capture controlling attribute groups of the 'g    123 capture controlling attribute groups of the 'gth' device will not be
125 exposed. The 'sth' device will operate as usua    124 exposed. The 'sth' device will operate as usual.
126                                                << 
127 Software Sinks                                 << 
128 --------------                                 << 
129                                                << 
130 The Memory Storage Unit (MSU) driver provides  << 
131 drivers to register themselves as software sin << 
132 Such drivers can further export the data via o << 
133 USB device controllers or network cards.       << 
134                                                << 
135 The API has two main parts::                   << 
136  - notifying the software sink that a particul << 
137    "locking" that window, that is, making it u << 
138    collection; when this happens, the MSU driv << 
139    switch to the next window in the buffer if  << 
140    the trace capture if it's not;              << 
141  - tracking the "locked" state of windows and  << 
142    software sink driver to notify the MSU driv << 
143    unlocked and can be used again to collect t << 
144                                                << 
145 An example sink driver, msu-sink illustrates t << 
146 software sink. Functionally, it simply unlocks << 
147 are full, keeping the MSU running in a circula << 
148 "multi" mode, it will fill out all the windows << 
149 to just the first one. It can be enabled by wr << 
150 file (assuming msu-sink.ko is loaded).         << 
                                                      

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php