~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/arch/arc/lib/memset.S

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /arch/arc/lib/memset.S (Version linux-6.12-rc7) and /arch/mips/lib/memset.S (Version linux-4.12.14)


  1 /* SPDX-License-Identifier: GPL-2.0-only */    << 
  2 /*                                                  1 /*
  3  * Copyright (C) 2004, 2007-2010, 2011-2012 Sy !!   2  * This file is subject to the terms and conditions of the GNU General Public
                                                   >>   3  * License.  See the file "COPYING" in the main directory of this archive
                                                   >>   4  * for more details.
                                                   >>   5  *
                                                   >>   6  * Copyright (C) 1998, 1999, 2000 by Ralf Baechle
                                                   >>   7  * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
                                                   >>   8  * Copyright (C) 2007 by Maciej W. Rozycki
                                                   >>   9  * Copyright (C) 2011, 2012 MIPS Technologies, Inc.
  4  */                                                10  */
                                                   >>  11 #include <asm/asm.h>
                                                   >>  12 #include <asm/asm-offsets.h>
                                                   >>  13 #include <asm/export.h>
                                                   >>  14 #include <asm/regdef.h>
  5                                                    15 
  6 #include <linux/linkage.h>                     !!  16 #if LONGSIZE == 4
                                                   >>  17 #define LONG_S_L swl
                                                   >>  18 #define LONG_S_R swr
                                                   >>  19 #else
                                                   >>  20 #define LONG_S_L sdl
                                                   >>  21 #define LONG_S_R sdr
                                                   >>  22 #endif
  7                                                    23 
  8 #define SMALL   7 /* Must be at least 6 to dea !!  24 #ifdef CONFIG_CPU_MICROMIPS
                                                   >>  25 #define STORSIZE (LONGSIZE * 2)
                                                   >>  26 #define STORMASK (STORSIZE - 1)
                                                   >>  27 #define FILL64RG t8
                                                   >>  28 #define FILLPTRG t7
                                                   >>  29 #undef  LONG_S
                                                   >>  30 #define LONG_S LONG_SP
                                                   >>  31 #else
                                                   >>  32 #define STORSIZE LONGSIZE
                                                   >>  33 #define STORMASK LONGMASK
                                                   >>  34 #define FILL64RG a1
                                                   >>  35 #define FILLPTRG t0
                                                   >>  36 #endif
  9                                                    37 
 10 ENTRY_CFI(memset)                              !!  38 #define LEGACY_MODE 1
 11         mov_s   r4,r0                          !!  39 #define EVA_MODE    2
 12         or      r12,r0,r2                      !!  40 
 13         bmsk.f  r12,r12,1                      !!  41 /*
 14         extb_s  r1,r1                          !!  42  * No need to protect it with EVA #ifdefery. The generated block of code
 15         asl     r3,r1,8                        !!  43  * will never be assembled if EVA is not enabled.
 16         beq.d   .Laligned                      !!  44  */
 17         or_s    r1,r1,r3                       !!  45 #define __EVAFY(insn, reg, addr) __BUILD_EVA_INSN(insn##e, reg, addr)
 18         brls    r2,SMALL,.Ltiny                !!  46 #define ___BUILD_EVA_INSN(insn, reg, addr) __EVAFY(insn, reg, addr)
 19         add     r3,r2,r0                       !!  47 
 20         stb     r1,[r3,-1]                     !!  48 #define EX(insn,reg,addr,handler)                       \
 21         bclr_s  r3,r3,0                        !!  49         .if \mode == LEGACY_MODE;                       \
 22         stw     r1,[r3,-2]                     !!  50 9:              insn    reg, addr;                      \
 23         bmsk.f  r12,r0,1                       !!  51         .else;                                          \
 24         add_s   r2,r2,r12                      !!  52 9:              ___BUILD_EVA_INSN(insn, reg, addr);     \
 25         sub.ne  r2,r2,4                        !!  53         .endif;                                         \
 26         stb.ab  r1,[r4,1]                      !!  54         .section __ex_table,"a";                        \
 27         and     r4,r4,-2                       !!  55         PTR     9b, handler;                            \
 28         stw.ab  r1,[r4,2]                      !!  56         .previous
 29         and     r4,r4,-4                       !!  57 
 30 .Laligned:      ; This code address should be  !!  58         .macro  f_fill64 dst, offset, val, fixup, mode
 31         asl     r3,r1,16                       !!  59         EX(LONG_S, \val, (\offset +  0 * STORSIZE)(\dst), \fixup)
 32         lsr.f   lp_count,r2,2                  !!  60         EX(LONG_S, \val, (\offset +  1 * STORSIZE)(\dst), \fixup)
 33         or_s    r1,r1,r3                       !!  61         EX(LONG_S, \val, (\offset +  2 * STORSIZE)(\dst), \fixup)
 34         lpne    .Loop_end                      !!  62         EX(LONG_S, \val, (\offset +  3 * STORSIZE)(\dst), \fixup)
 35         st.ab   r1,[r4,4]                      !!  63 #if ((defined(CONFIG_CPU_MICROMIPS) && (LONGSIZE == 4)) || !defined(CONFIG_CPU_MICROMIPS))
 36 .Loop_end:                                     !!  64         EX(LONG_S, \val, (\offset +  4 * STORSIZE)(\dst), \fixup)
 37         j_s     [blink]                        !!  65         EX(LONG_S, \val, (\offset +  5 * STORSIZE)(\dst), \fixup)
 38                                                !!  66         EX(LONG_S, \val, (\offset +  6 * STORSIZE)(\dst), \fixup)
 39         .balign 4                              !!  67         EX(LONG_S, \val, (\offset +  7 * STORSIZE)(\dst), \fixup)
 40 .Ltiny:                                        !!  68 #endif
 41         mov.f   lp_count,r2                    !!  69 #if (!defined(CONFIG_CPU_MICROMIPS) && (LONGSIZE == 4))
 42         lpne    .Ltiny_end                     !!  70         EX(LONG_S, \val, (\offset +  8 * STORSIZE)(\dst), \fixup)
 43         stb.ab  r1,[r4,1]                      !!  71         EX(LONG_S, \val, (\offset +  9 * STORSIZE)(\dst), \fixup)
 44 .Ltiny_end:                                    !!  72         EX(LONG_S, \val, (\offset + 10 * STORSIZE)(\dst), \fixup)
 45         j_s     [blink]                        !!  73         EX(LONG_S, \val, (\offset + 11 * STORSIZE)(\dst), \fixup)
 46 END_CFI(memset)                                !!  74         EX(LONG_S, \val, (\offset + 12 * STORSIZE)(\dst), \fixup)
 47                                                !!  75         EX(LONG_S, \val, (\offset + 13 * STORSIZE)(\dst), \fixup)
 48 ; memzero: @r0 = mem, @r1 = size_t             !!  76         EX(LONG_S, \val, (\offset + 14 * STORSIZE)(\dst), \fixup)
 49 ; memset:  @r0 = mem, @r1 = char, @r2 = size_t !!  77         EX(LONG_S, \val, (\offset + 15 * STORSIZE)(\dst), \fixup)
 50                                                !!  78 #endif
 51 ENTRY_CFI(memzero)                             !!  79         .endm
 52     ; adjust bzero args to memset args         !!  80 
 53     mov r2, r1                                 !!  81         .set    noreorder
 54     mov r1, 0                                  !!  82         .align  5
 55     b  memset    ;tail call so need to tinker  !!  83 
 56 END_CFI(memzero)                               !!  84         /*
                                                   >>  85          * Macro to generate the __bzero{,_user} symbol
                                                   >>  86          * Arguments:
                                                   >>  87          * mode: LEGACY_MODE or EVA_MODE
                                                   >>  88          */
                                                   >>  89         .macro __BUILD_BZERO mode
                                                   >>  90         /* Initialize __memset if this is the first time we call this macro */
                                                   >>  91         .ifnotdef __memset
                                                   >>  92         .set __memset, 1
                                                   >>  93         .hidden __memset /* Make sure it does not leak */
                                                   >>  94         .endif
                                                   >>  95 
                                                   >>  96         sltiu           t0, a2, STORSIZE        /* very small region? */
                                                   >>  97         bnez            t0, .Lsmall_memset\@
                                                   >>  98         andi            t0, a0, STORMASK        /* aligned? */
                                                   >>  99 
                                                   >> 100 #ifdef CONFIG_CPU_MICROMIPS
                                                   >> 101         move            t8, a1                  /* used by 'swp' instruction */
                                                   >> 102         move            t9, a1
                                                   >> 103 #endif
                                                   >> 104 #ifndef CONFIG_CPU_DADDI_WORKAROUNDS
                                                   >> 105         beqz            t0, 1f
                                                   >> 106         PTR_SUBU        t0, STORSIZE            /* alignment in bytes */
                                                   >> 107 #else
                                                   >> 108         .set            noat
                                                   >> 109         li              AT, STORSIZE
                                                   >> 110         beqz            t0, 1f
                                                   >> 111         PTR_SUBU        t0, AT                  /* alignment in bytes */
                                                   >> 112         .set            at
                                                   >> 113 #endif
                                                   >> 114 
                                                   >> 115 #ifndef CONFIG_CPU_MIPSR6
                                                   >> 116         R10KCBARRIER(0(ra))
                                                   >> 117 #ifdef __MIPSEB__
                                                   >> 118         EX(LONG_S_L, a1, (a0), .Lfirst_fixup\@) /* make word/dword aligned */
                                                   >> 119 #else
                                                   >> 120         EX(LONG_S_R, a1, (a0), .Lfirst_fixup\@) /* make word/dword aligned */
                                                   >> 121 #endif
                                                   >> 122         PTR_SUBU        a0, t0                  /* long align ptr */
                                                   >> 123         PTR_ADDU        a2, t0                  /* correct size */
                                                   >> 124 
                                                   >> 125 #else /* CONFIG_CPU_MIPSR6 */
                                                   >> 126 #define STORE_BYTE(N)                           \
                                                   >> 127         EX(sb, a1, N(a0), .Lbyte_fixup\@);      \
                                                   >> 128         beqz            t0, 0f;                 \
                                                   >> 129         PTR_ADDU        t0, 1;
                                                   >> 130 
                                                   >> 131         PTR_ADDU        a2, t0                  /* correct size */
                                                   >> 132         PTR_ADDU        t0, 1
                                                   >> 133         STORE_BYTE(0)
                                                   >> 134         STORE_BYTE(1)
                                                   >> 135 #if LONGSIZE == 4
                                                   >> 136         EX(sb, a1, 2(a0), .Lbyte_fixup\@)
                                                   >> 137 #else
                                                   >> 138         STORE_BYTE(2)
                                                   >> 139         STORE_BYTE(3)
                                                   >> 140         STORE_BYTE(4)
                                                   >> 141         STORE_BYTE(5)
                                                   >> 142         EX(sb, a1, 6(a0), .Lbyte_fixup\@)
                                                   >> 143 #endif
                                                   >> 144 0:
                                                   >> 145         ori             a0, STORMASK
                                                   >> 146         xori            a0, STORMASK
                                                   >> 147         PTR_ADDIU       a0, STORSIZE
                                                   >> 148 #endif /* CONFIG_CPU_MIPSR6 */
                                                   >> 149 1:      ori             t1, a2, 0x3f            /* # of full blocks */
                                                   >> 150         xori            t1, 0x3f
                                                   >> 151         beqz            t1, .Lmemset_partial\@  /* no block to fill */
                                                   >> 152         andi            t0, a2, 0x40-STORSIZE
                                                   >> 153 
                                                   >> 154         PTR_ADDU        t1, a0                  /* end address */
                                                   >> 155         .set            reorder
                                                   >> 156 1:      PTR_ADDIU       a0, 64
                                                   >> 157         R10KCBARRIER(0(ra))
                                                   >> 158         f_fill64 a0, -64, FILL64RG, .Lfwd_fixup\@, \mode
                                                   >> 159         bne             t1, a0, 1b
                                                   >> 160         .set            noreorder
                                                   >> 161 
                                                   >> 162 .Lmemset_partial\@:
                                                   >> 163         R10KCBARRIER(0(ra))
                                                   >> 164         PTR_LA          t1, 2f                  /* where to start */
                                                   >> 165 #ifdef CONFIG_CPU_MICROMIPS
                                                   >> 166         LONG_SRL        t7, t0, 1
                                                   >> 167 #endif
                                                   >> 168 #if LONGSIZE == 4
                                                   >> 169         PTR_SUBU        t1, FILLPTRG
                                                   >> 170 #else
                                                   >> 171         .set            noat
                                                   >> 172         LONG_SRL        AT, FILLPTRG, 1
                                                   >> 173         PTR_SUBU        t1, AT
                                                   >> 174         .set            at
                                                   >> 175 #endif
                                                   >> 176         jr              t1
                                                   >> 177         PTR_ADDU        a0, t0                  /* dest ptr */
                                                   >> 178 
                                                   >> 179         .set            push
                                                   >> 180         .set            noreorder
                                                   >> 181         .set            nomacro
                                                   >> 182         /* ... but first do longs ... */
                                                   >> 183         f_fill64 a0, -64, FILL64RG, .Lpartial_fixup\@, \mode
                                                   >> 184 2:      .set            pop
                                                   >> 185         andi            a2, STORMASK            /* At most one long to go */
                                                   >> 186 
                                                   >> 187         beqz            a2, 1f
                                                   >> 188 #ifndef CONFIG_CPU_MIPSR6
                                                   >> 189         PTR_ADDU        a0, a2                  /* What's left */
                                                   >> 190         R10KCBARRIER(0(ra))
                                                   >> 191 #ifdef __MIPSEB__
                                                   >> 192         EX(LONG_S_R, a1, -1(a0), .Llast_fixup\@)
                                                   >> 193 #else
                                                   >> 194         EX(LONG_S_L, a1, -1(a0), .Llast_fixup\@)
                                                   >> 195 #endif
                                                   >> 196 #else
                                                   >> 197         PTR_SUBU        t0, $0, a2
                                                   >> 198         PTR_ADDIU       t0, 1
                                                   >> 199         STORE_BYTE(0)
                                                   >> 200         STORE_BYTE(1)
                                                   >> 201 #if LONGSIZE == 4
                                                   >> 202         EX(sb, a1, 2(a0), .Lbyte_fixup\@)
                                                   >> 203 #else
                                                   >> 204         STORE_BYTE(2)
                                                   >> 205         STORE_BYTE(3)
                                                   >> 206         STORE_BYTE(4)
                                                   >> 207         STORE_BYTE(5)
                                                   >> 208         EX(sb, a1, 6(a0), .Lbyte_fixup\@)
                                                   >> 209 #endif
                                                   >> 210 0:
                                                   >> 211 #endif
                                                   >> 212 1:      jr              ra
                                                   >> 213         move            a2, zero
                                                   >> 214 
                                                   >> 215 .Lsmall_memset\@:
                                                   >> 216         beqz            a2, 2f
                                                   >> 217         PTR_ADDU        t1, a0, a2
                                                   >> 218 
                                                   >> 219 1:      PTR_ADDIU       a0, 1                   /* fill bytewise */
                                                   >> 220         R10KCBARRIER(0(ra))
                                                   >> 221         bne             t1, a0, 1b
                                                   >> 222         sb              a1, -1(a0)
                                                   >> 223 
                                                   >> 224 2:      jr              ra                      /* done */
                                                   >> 225         move            a2, zero
                                                   >> 226         .if __memset == 1
                                                   >> 227         END(memset)
                                                   >> 228         .set __memset, 0
                                                   >> 229         .hidden __memset
                                                   >> 230         .endif
                                                   >> 231 
                                                   >> 232 #ifdef CONFIG_CPU_MIPSR6
                                                   >> 233 .Lbyte_fixup\@:
                                                   >> 234         PTR_SUBU        a2, $0, t0
                                                   >> 235         jr              ra
                                                   >> 236          PTR_ADDIU      a2, 1
                                                   >> 237 #endif /* CONFIG_CPU_MIPSR6 */
                                                   >> 238 
                                                   >> 239 .Lfirst_fixup\@:
                                                   >> 240         jr      ra
                                                   >> 241         nop
                                                   >> 242 
                                                   >> 243 .Lfwd_fixup\@:
                                                   >> 244         PTR_L           t0, TI_TASK($28)
                                                   >> 245         andi            a2, 0x3f
                                                   >> 246         LONG_L          t0, THREAD_BUADDR(t0)
                                                   >> 247         LONG_ADDU       a2, t1
                                                   >> 248         jr              ra
                                                   >> 249         LONG_SUBU       a2, t0
                                                   >> 250 
                                                   >> 251 .Lpartial_fixup\@:
                                                   >> 252         PTR_L           t0, TI_TASK($28)
                                                   >> 253         andi            a2, STORMASK
                                                   >> 254         LONG_L          t0, THREAD_BUADDR(t0)
                                                   >> 255         LONG_ADDU       a2, t1
                                                   >> 256         jr              ra
                                                   >> 257         LONG_SUBU       a2, t0
                                                   >> 258 
                                                   >> 259 .Llast_fixup\@:
                                                   >> 260         jr              ra
                                                   >> 261         andi            v1, a2, STORMASK
                                                   >> 262 
                                                   >> 263         .endm
                                                   >> 264 
                                                   >> 265 /*
                                                   >> 266  * memset(void *s, int c, size_t n)
                                                   >> 267  *
                                                   >> 268  * a0: start of area to clear
                                                   >> 269  * a1: char to fill with
                                                   >> 270  * a2: size of area to clear
                                                   >> 271  */
                                                   >> 272 
                                                   >> 273 LEAF(memset)
                                                   >> 274 EXPORT_SYMBOL(memset)
                                                   >> 275         beqz            a1, 1f
                                                   >> 276         move            v0, a0                  /* result */
                                                   >> 277 
                                                   >> 278         andi            a1, 0xff                /* spread fillword */
                                                   >> 279         LONG_SLL                t1, a1, 8
                                                   >> 280         or              a1, t1
                                                   >> 281         LONG_SLL                t1, a1, 16
                                                   >> 282 #if LONGSIZE == 8
                                                   >> 283         or              a1, t1
                                                   >> 284         LONG_SLL                t1, a1, 32
                                                   >> 285 #endif
                                                   >> 286         or              a1, t1
                                                   >> 287 1:
                                                   >> 288 #ifndef CONFIG_EVA
                                                   >> 289 FEXPORT(__bzero)
                                                   >> 290 EXPORT_SYMBOL(__bzero)
                                                   >> 291 #else
                                                   >> 292 FEXPORT(__bzero_kernel)
                                                   >> 293 EXPORT_SYMBOL(__bzero_kernel)
                                                   >> 294 #endif
                                                   >> 295         __BUILD_BZERO LEGACY_MODE
                                                   >> 296 
                                                   >> 297 #ifdef CONFIG_EVA
                                                   >> 298 LEAF(__bzero)
                                                   >> 299 EXPORT_SYMBOL(__bzero)
                                                   >> 300         __BUILD_BZERO EVA_MODE
                                                   >> 301 END(__bzero)
                                                   >> 302 #endif
                                                      

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php