1 /* SPDX-License-Identifier: GPL-2.0-only */ 1 2 /* 3 * Generic definitions for Marvell MV78xx0 SoC 4 * MV781x0 and MV782x0. 5 */ 6 7 #ifndef __ASM_ARCH_MV78XX0_H 8 #define __ASM_ARCH_MV78XX0_H 9 10 #include "irqs.h" 11 12 /* 13 * Marvell MV78xx0 address maps. 14 * 15 * phys 16 * c0000000 PCIe Memory space 17 * f0800000 PCIe #0 I/O space 18 * f0900000 PCIe #1 I/O space 19 * f0a00000 PCIe #2 I/O space 20 * f0b00000 PCIe #3 I/O space 21 * f0c00000 PCIe #4 I/O space 22 * f0d00000 PCIe #5 I/O space 23 * f0e00000 PCIe #6 I/O space 24 * f0f00000 PCIe #7 I/O space 25 * f1000000 on-chip peripheral registers 26 * 27 * virt phys size 28 * fe400000 f102x000 16K core-s 29 * fee00000 f0800000 64K PCIe # 30 * fee10000 f0900000 64K PCIe # 31 * fee20000 f0a00000 64K PCIe # 32 * fee30000 f0b00000 64K PCIe # 33 * fee40000 f0c00000 64K PCIe # 34 * fee50000 f0d00000 64K PCIe # 35 * fee60000 f0e00000 64K PCIe # 36 * fee70000 f0f00000 64K PCIe # 37 * fec00000 f1000000 1M on-chi 38 */ 39 #define MV78XX0_CORE0_REGS_PHYS_BASE 0xf102 40 #define MV78XX0_CORE1_REGS_PHYS_BASE 0xf102 41 #define MV78XX0_CORE_REGS_VIRT_BASE IOMEM( 42 #define MV78XX0_CORE_REGS_PHYS_BASE 0xfe40 43 #define MV78XX0_CORE_REGS_SIZE SZ_16K 44 45 #define MV78XX0_PCIE_IO_PHYS_BASE(i) (0xf08 46 #define MV78XX0_PCIE_IO_SIZE SZ_1M 47 48 #define MV78XX0_REGS_PHYS_BASE 0xf100 49 #define MV78XX0_REGS_VIRT_BASE IOMEM( 50 #define MV78XX0_REGS_SIZE SZ_1M 51 52 #define MV78XX0_SRAM_PHYS_BASE (0xf22 53 #define MV78XX0_SRAM_SIZE SZ_8K 54 55 #define MV78XX0_PCIE_MEM_PHYS_BASE 0xc000 56 #define MV78XX0_PCIE_MEM_SIZE 0x3000 57 58 #define MV78XX0_MBUS_SRAM_TARGET 0x09 59 #define MV78XX0_MBUS_SRAM_ATTR 0x00 60 61 /* 62 * Core-specific peripheral registers. 63 */ 64 #define BRIDGE_VIRT_BASE (MV78XX0_CORE_ 65 #define BRIDGE_PHYS_BASE (MV78XX0_CORE_ 66 #define BRIDGE_WINS_CPU0_BASE (MV78XX0_CORE0 67 #define BRIDGE_WINS_CPU1_BASE (MV78XX0_CORE1 68 #define BRIDGE_WINS_SZ (0xA000) 69 70 /* 71 * Register Map 72 */ 73 #define DDR_VIRT_BASE (MV78XX0_REGS_ 74 #define DDR_PHYS_BASE (MV78XX0_REGS_ 75 #define DDR_WINDOW_CPU0_BASE (DDR_PHYS_BASE 76 #define DDR_WINDOW_CPU1_BASE (DDR_PHYS_BASE 77 #define DDR_WINDOW_CPU_SZ (0x20) 78 79 #define DEV_BUS_PHYS_BASE (MV78XX0_REGS_ 80 #define DEV_BUS_VIRT_BASE (MV78XX0_REGS_ 81 #define SAMPLE_AT_RESET_LOW (DEV_BUS_VIRT_ 82 #define SAMPLE_AT_RESET_HIGH (DEV_BUS_VIRT_ 83 #define GPIO_VIRT_BASE (DEV_BUS_VIRT_ 84 #define I2C_0_PHYS_BASE (DEV_BUS_PHYS_ 85 #define I2C_1_PHYS_BASE (DEV_BUS_PHYS_ 86 #define UART0_PHYS_BASE (DEV_BUS_PHYS_ 87 #define UART0_VIRT_BASE (DEV_BUS_VIRT_ 88 #define UART1_PHYS_BASE (DEV_BUS_PHYS_ 89 #define UART1_VIRT_BASE (DEV_BUS_VIRT_ 90 #define UART2_PHYS_BASE (DEV_BUS_PHYS_ 91 #define UART2_VIRT_BASE (DEV_BUS_VIRT_ 92 #define UART3_PHYS_BASE (DEV_BUS_PHYS_ 93 #define UART3_VIRT_BASE (DEV_BUS_VIRT_ 94 95 #define GE10_PHYS_BASE (MV78XX0_REGS_ 96 #define GE11_PHYS_BASE (MV78XX0_REGS_ 97 98 #define PCIE00_VIRT_BASE (MV78XX0_REGS_ 99 #define PCIE01_VIRT_BASE (MV78XX0_REGS_ 100 #define PCIE02_VIRT_BASE (MV78XX0_REGS_ 101 #define PCIE03_VIRT_BASE (MV78XX0_REGS_ 102 103 #define USB0_PHYS_BASE (MV78XX0_REGS_ 104 #define USB1_PHYS_BASE (MV78XX0_REGS_ 105 #define USB2_PHYS_BASE (MV78XX0_REGS_ 106 107 #define XOR_PHYS_BASE (MV78XX0_REGS_ 108 109 #define GE00_PHYS_BASE (MV78XX0_REGS_ 110 #define GE01_PHYS_BASE (MV78XX0_REGS_ 111 112 #define PCIE10_VIRT_BASE (MV78XX0_REGS_ 113 #define PCIE11_VIRT_BASE (MV78XX0_REGS_ 114 #define PCIE12_VIRT_BASE (MV78XX0_REGS_ 115 #define PCIE13_VIRT_BASE (MV78XX0_REGS_ 116 117 #define CRYPTO_PHYS_BASE (MV78XX0_REGS_ 118 119 #define SATA_PHYS_BASE (MV78XX0_REGS_ 120 121 /* 122 * Supported devices and revisions. 123 */ 124 #define MV78X00_Z0_DEV_ID 0x6381 125 #define MV78X00_REV_Z0 1 126 127 #define MV78100_DEV_ID 0x7810 128 #define MV78100_REV_A0 1 129 #define MV78100_REV_A1 2 130 131 #define MV78200_DEV_ID 0x7820 132 #define MV78200_REV_A0 1 133 134 #endif 135
Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.