~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/arch/arm/mach-pxa/standby.S

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /arch/arm/mach-pxa/standby.S (Version linux-6.12-rc7) and /arch/mips/mach-pxa/standby.S (Version linux-5.19.17)


  1 /* SPDX-License-Identifier: GPL-2.0-only */       
  2 /*                                                
  3  * PXA27x standby mode                            
  4  *                                                
  5  * Author: David Burrage                          
  6  *                                                
  7  * 2005 (c) MontaVista Software, Inc.             
  8  */                                               
  9                                                   
 10 #include <linux/linkage.h>                        
 11 #include <asm/assembler.h>                        
 12                                                   
 13 #include "pxa2xx-regs.h"                          
 14                                                   
 15                 .text                             
 16                                                   
 17 #ifdef CONFIG_PXA27x                              
 18 ENTRY(pxa_cpu_standby)                            
 19         ldr     r0, =PSSR                         
 20         mov     r1, #(PSSR_PH | PSSR_STS)         
 21         mov     r2, #PWRMODE_STANDBY              
 22         mov     r3, #UNCACHED_PHYS_0    @ Read    
 23         ldr     ip, [r3]                          
 24         b       1f                                
 25                                                   
 26         .align  5                                 
 27 1:      mcr     p14, 0, r2, c7, c0, 0   @ put     
 28         str     r1, [r0]                @ make    
 29         ret     lr                                
 30                                                   
 31 #endif                                            
 32                                                   
 33 #ifdef CONFIG_PXA3xx                              
 34                                                   
 35 #define PXA3_MDCNFG             0x0000            
 36 #define PXA3_MDCNFG_DMCEN       (1 << 30)         
 37 #define PXA3_DDR_HCAL           0x0060            
 38 #define PXA3_DDR_HCAL_HCRNG     0x1f              
 39 #define PXA3_DDR_HCAL_HCPROG    (1 << 28)         
 40 #define PXA3_DDR_HCAL_HCEN      (1 << 31)         
 41 #define PXA3_DMCIER             0x0070            
 42 #define PXA3_DMCIER_EDLP        (1 << 29)         
 43 #define PXA3_DMCISR             0x0078            
 44 #define PXA3_RCOMP              0x0100            
 45 #define PXA3_RCOMP_SWEVAL       (1 << 31)         
 46                                                   
 47 ENTRY(pm_enter_standby_start)                     
 48         mov     r1, #0xf6000000                   
 49         add     r1, r1, #0x00100000               
 50                                                   
 51         /*                                        
 52          * Preload the TLB entry for accessing    
 53          * controller registers.  Note that pa    
 54          * fail until the dynamic memory contr    
 55          * reinitialised - and that includes M    
 56          * This also means that only the dynam    
 57          * can be reliably accessed in the cod    
 58          */                                       
 59         ldr     r2, [r1]                          
 60                                                   
 61         mcr     p14, 0, r0, c7, c0, 0             
 62         .rept   8                                 
 63         nop                                       
 64         .endr                                     
 65                                                   
 66         ldr     r0, [r1, #PXA3_DDR_HCAL]          
 67         bic     r0, r0, #PXA3_DDR_HCAL_HCEN       
 68         str     r0, [r1, #PXA3_DDR_HCAL]          
 69 1:      ldr     r0, [r1, #PXA3_DDR_HCAL]          
 70         tst     r0, #PXA3_DDR_HCAL_HCEN           
 71         bne     1b                                
 72                                                   
 73         ldr     r0, [r1, #PXA3_RCOMP]             
 74         orr     r0, r0, #PXA3_RCOMP_SWEVAL        
 75         str     r0, [r1, #PXA3_RCOMP]             
 76                                                   
 77         mov     r0, #~0                           
 78         str     r0, [r1, #PXA3_DMCISR]            
 79                                                   
 80         ldr     r0, [r1, #PXA3_DMCIER]            
 81         orr     r0, r0, #PXA3_DMCIER_EDLP         
 82         str     r0, [r1, #PXA3_DMCIER]            
 83                                                   
 84         ldr     r0, [r1, #PXA3_DDR_HCAL]          
 85         bic     r0, r0, #PXA3_DDR_HCAL_HCRNG      
 86         orr     r0, r0, #PXA3_DDR_HCAL_HCEN |     
 87         str     r0, [r1, #PXA3_DDR_HCAL]          
 88                                                   
 89 1:      ldr     r0, [r1, #PXA3_DMCISR]            
 90         tst     r0, #PXA3_DMCIER_EDLP             
 91         beq     1b                                
 92                                                   
 93         ldr     r0, [r1, #PXA3_MDCNFG]            
 94         orr     r0, r0, #PXA3_MDCNFG_DMCEN        
 95         str     r0, [r1, #PXA3_MDCNFG]            
 96 1:      ldr     r0, [r1, #PXA3_MDCNFG]            
 97         tst     r0, #PXA3_MDCNFG_DMCEN            
 98         beq     1b                                
 99                                                   
100         ldr     r0, [r1, #PXA3_DDR_HCAL]          
101         orr     r0, r0, #2 @ HCRNG                
102         str     r0, [r1, #PXA3_DDR_HCAL]          
103                                                   
104         ldr     r0, [r1, #PXA3_DMCIER]            
105         bic     r0, r0, #0x20000000               
106         str     r0, [r1, #PXA3_DMCIER]            
107                                                   
108         ret     lr                                
109 ENTRY(pm_enter_standby_end)                       
110                                                   
111 #endif                                            
                                                      

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php