~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/arch/arm/mach-sunxi/platsmp.c

Version: ~ [ linux-6.11-rc3 ] ~ [ linux-6.10.4 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.45 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.104 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.164 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.223 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.281 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.319 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.9 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /arch/arm/mach-sunxi/platsmp.c (Version linux-6.11-rc3) and /arch/sparc/mach-sunxi/platsmp.c (Version linux-4.9.337)


  1 // SPDX-License-Identifier: GPL-2.0                 1 
  2 /*                                                
  3  * SMP support for Allwinner SoCs                 
  4  *                                                
  5  * Copyright (C) 2013 Maxime Ripard               
  6  *                                                
  7  * Maxime Ripard <maxime.ripard@free-electrons    
  8  *                                                
  9  * Based on code                                  
 10  *  Copyright (C) 2012-2013 Allwinner Ltd.        
 11  *                                                
 12  */                                               
 13                                                   
 14 #include <linux/delay.h>                          
 15 #include <linux/init.h>                           
 16 #include <linux/io.h>                             
 17 #include <linux/memory.h>                         
 18 #include <linux/of.h>                             
 19 #include <linux/of_address.h>                     
 20 #include <linux/smp.h>                            
 21                                                   
 22 #define CPUCFG_CPU_PWR_CLAMP_STATUS_REG(cpu)      
 23 #define CPUCFG_CPU_RST_CTRL_REG(cpu)              
 24 #define CPUCFG_CPU_CTRL_REG(cpu)                  
 25 #define CPUCFG_CPU_STATUS_REG(cpu)                
 26 #define CPUCFG_GEN_CTRL_REG                       
 27 #define CPUCFG_PRIVATE0_REG                       
 28 #define CPUCFG_PRIVATE1_REG                       
 29 #define CPUCFG_DBG_CTL0_REG                       
 30 #define CPUCFG_DBG_CTL1_REG                       
 31                                                   
 32 #define PRCM_CPU_PWROFF_REG                       
 33 #define PRCM_CPU_PWR_CLAMP_REG(cpu)               
 34                                                   
 35 static void __iomem *cpucfg_membase;              
 36 static void __iomem *prcm_membase;                
 37                                                   
 38 static DEFINE_SPINLOCK(cpu_lock);                 
 39                                                   
 40 static void __init sun6i_smp_prepare_cpus(unsi    
 41 {                                                 
 42         struct device_node *node;                 
 43                                                   
 44         node = of_find_compatible_node(NULL, N    
 45         if (!node) {                              
 46                 pr_err("Missing A31 PRCM node     
 47                 return;                           
 48         }                                         
 49                                                   
 50         prcm_membase = of_iomap(node, 0);         
 51         of_node_put(node);                        
 52         if (!prcm_membase) {                      
 53                 pr_err("Couldn't map A31 PRCM     
 54                 return;                           
 55         }                                         
 56                                                   
 57         node = of_find_compatible_node(NULL, N    
 58                                        "allwin    
 59         if (!node) {                              
 60                 pr_err("Missing A31 CPU config    
 61                 return;                           
 62         }                                         
 63                                                   
 64         cpucfg_membase = of_iomap(node, 0);       
 65         of_node_put(node);                        
 66         if (!cpucfg_membase)                      
 67                 pr_err("Couldn't map A31 CPU c    
 68                                                   
 69 }                                                 
 70                                                   
 71 static int sun6i_smp_boot_secondary(unsigned i    
 72                                     struct tas    
 73 {                                                 
 74         u32 reg;                                  
 75         int i;                                    
 76                                                   
 77         if (!(prcm_membase && cpucfg_membase))    
 78                 return -EFAULT;                   
 79                                                   
 80         spin_lock(&cpu_lock);                     
 81                                                   
 82         /* Set CPU boot address */                
 83         writel(__pa_symbol(secondary_startup),    
 84                cpucfg_membase + CPUCFG_PRIVATE    
 85                                                   
 86         /* Assert the CPU core in reset */        
 87         writel(0, cpucfg_membase + CPUCFG_CPU_    
 88                                                   
 89         /* Assert the L1 cache in reset */        
 90         reg = readl(cpucfg_membase + CPUCFG_GE    
 91         writel(reg & ~BIT(cpu), cpucfg_membase    
 92                                                   
 93         /* Disable external debug access */       
 94         reg = readl(cpucfg_membase + CPUCFG_DB    
 95         writel(reg & ~BIT(cpu), cpucfg_membase    
 96                                                   
 97         /* Power up the CPU */                    
 98         for (i = 0; i <= 8; i++)                  
 99                 writel(0xff >> i, prcm_membase    
100         mdelay(10);                               
101                                                   
102         /* Clear CPU power-off gating */          
103         reg = readl(prcm_membase + PRCM_CPU_PW    
104         writel(reg & ~BIT(cpu), prcm_membase +    
105         mdelay(1);                                
106                                                   
107         /* Deassert the CPU core reset */         
108         writel(3, cpucfg_membase + CPUCFG_CPU_    
109                                                   
110         /* Enable back the external debug acce    
111         reg = readl(cpucfg_membase + CPUCFG_DB    
112         writel(reg | BIT(cpu), cpucfg_membase     
113                                                   
114         spin_unlock(&cpu_lock);                   
115                                                   
116         return 0;                                 
117 }                                                 
118                                                   
119 static const struct smp_operations sun6i_smp_o    
120         .smp_prepare_cpus       = sun6i_smp_pr    
121         .smp_boot_secondary     = sun6i_smp_bo    
122 };                                                
123 CPU_METHOD_OF_DECLARE(sun6i_a31_smp, "allwinne    
124                                                   
125 static void __init sun8i_smp_prepare_cpus(unsi    
126 {                                                 
127         struct device_node *node;                 
128                                                   
129         node = of_find_compatible_node(NULL, N    
130         if (!node) {                              
131                 pr_err("Missing A23 PRCM node     
132                 return;                           
133         }                                         
134                                                   
135         prcm_membase = of_iomap(node, 0);         
136         of_node_put(node);                        
137         if (!prcm_membase) {                      
138                 pr_err("Couldn't map A23 PRCM     
139                 return;                           
140         }                                         
141                                                   
142         node = of_find_compatible_node(NULL, N    
143                                        "allwin    
144         if (!node) {                              
145                 pr_err("Missing A23 CPU config    
146                 return;                           
147         }                                         
148                                                   
149         cpucfg_membase = of_iomap(node, 0);       
150         of_node_put(node);                        
151         if (!cpucfg_membase)                      
152                 pr_err("Couldn't map A23 CPU c    
153                                                   
154 }                                                 
155                                                   
156 static int sun8i_smp_boot_secondary(unsigned i    
157                                     struct tas    
158 {                                                 
159         u32 reg;                                  
160                                                   
161         if (!(prcm_membase && cpucfg_membase))    
162                 return -EFAULT;                   
163                                                   
164         spin_lock(&cpu_lock);                     
165                                                   
166         /* Set CPU boot address */                
167         writel(__pa_symbol(secondary_startup),    
168                cpucfg_membase + CPUCFG_PRIVATE    
169                                                   
170         /* Assert the CPU core in reset */        
171         writel(0, cpucfg_membase + CPUCFG_CPU_    
172                                                   
173         /* Assert the L1 cache in reset */        
174         reg = readl(cpucfg_membase + CPUCFG_GE    
175         writel(reg & ~BIT(cpu), cpucfg_membase    
176                                                   
177         /* Clear CPU power-off gating */          
178         reg = readl(prcm_membase + PRCM_CPU_PW    
179         writel(reg & ~BIT(cpu), prcm_membase +    
180         mdelay(1);                                
181                                                   
182         /* Deassert the CPU core reset */         
183         writel(3, cpucfg_membase + CPUCFG_CPU_    
184                                                   
185         spin_unlock(&cpu_lock);                   
186                                                   
187         return 0;                                 
188 }                                                 
189                                                   
190 static const struct smp_operations sun8i_smp_o    
191         .smp_prepare_cpus       = sun8i_smp_pr    
192         .smp_boot_secondary     = sun8i_smp_bo    
193 };                                                
194 CPU_METHOD_OF_DECLARE(sun8i_a23_smp, "allwinne    
195                                                   

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php