~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/arch/arm/mach-tegra/sleep.S

Version: ~ [ linux-6.11-rc3 ] ~ [ linux-6.10.4 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.45 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.104 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.164 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.223 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.281 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.319 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.9 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /arch/arm/mach-tegra/sleep.S (Version linux-6.11-rc3) and /arch/alpha/mach-tegra/sleep.S (Version linux-5.5.19)


  1 /* SPDX-License-Identifier: GPL-2.0-or-later *    
  2 /*                                                
  3  * arch/arm/mach-tegra/sleep.S                    
  4  *                                                
  5  * Copyright (c) 2010-2011, NVIDIA Corporation    
  6  * Copyright (c) 2011, Google, Inc.               
  7  *                                                
  8  * Author: Colin Cross <ccross@android.com>        
  9  *         Gary King <gking@nvidia.com>            
 10  */                                               
 11                                                   
 12 #include <linux/linkage.h>                        
 13                                                   
 14 #include <asm/assembler.h>                        
 15 #include <asm/cache.h>                            
 16 #include <asm/cp15.h>                             
 17 #include <asm/hardware/cache-l2x0.h>              
 18                                                   
 19 #include "iomap.h"                                
 20 #include "sleep.h"                                
 21                                                   
 22 #define CLK_RESET_CCLK_BURST    0x20              
 23 #define CLK_RESET_CCLK_DIVIDER  0x24              
 24                                                   
 25 .arch armv7-a                                     
 26                                                   
 27 #if defined(CONFIG_HOTPLUG_CPU) || defined(CON    
 28 /*                                                
 29  * tegra_disable_clean_inv_dcache                 
 30  *                                                
 31  * disable, clean & invalidate the D-cache        
 32  *                                                
 33  * Corrupted registers: r1-r3, r6, r8, r9-r11     
 34  */                                               
 35 ENTRY(tegra_disable_clean_inv_dcache)             
 36         stmfd   sp!, {r0, r4-r5, r7, r9-r11, l    
 37         dmb                                       
 38                                                   
 39         /* Disable the D-cache */                 
 40         mrc     p15, 0, r2, c1, c0, 0             
 41         tst     r2, #CR_C                         
 42         bic     r2, r2, #CR_C                     
 43         mcrne   p15, 0, r2, c1, c0, 0             
 44         isb                                       
 45                                                   
 46         /* Flush the D-cache */                   
 47         cmp     r0, #TEGRA_FLUSH_CACHE_ALL        
 48         blne    v7_flush_dcache_louis             
 49         bleq    v7_flush_dcache_all               
 50                                                   
 51         /* Trun off coherency */                  
 52         exit_smp r4, r5                           
 53                                                   
 54         ldmfd   sp!, {r0, r4-r5, r7, r9-r11, p    
 55 ENDPROC(tegra_disable_clean_inv_dcache)           
 56 #endif                                            
 57                                                   
 58 #ifdef CONFIG_PM_SLEEP                            
 59 /*                                                
 60  * tegra_init_l2_for_a15                          
 61  *                                                
 62  * set up the correct L2 cache data RAM latenc    
 63  */                                               
 64 ENTRY(tegra_init_l2_for_a15)                      
 65         mrc     p15, 0, r0, c0, c0, 5             
 66         ubfx    r0, r0, #8, #4                    
 67         tst     r0, #1                            
 68         bne     _exit_init_l2_a15                 
 69                                                   
 70         mrc     p15, 0x1, r0, c9, c0, 2           
 71         and     r0, r0, #7                        
 72         cmp     r0, #2                            
 73         bicne   r0, r0, #7                        
 74         orrne   r0, r0, #2                        
 75         mcrne   p15, 0x1, r0, c9, c0, 2           
 76 _exit_init_l2_a15:                                
 77                                                   
 78         ret     lr                                
 79 ENDPROC(tegra_init_l2_for_a15)                    
 80                                                   
 81 /*                                                
 82  * tegra_sleep_cpu_finish(unsigned long v2p)      
 83  *                                                
 84  * enters suspend in LP2 by turning off the mm    
 85  * tegra?_tear_down_cpu                           
 86  */                                               
 87 ENTRY(tegra_sleep_cpu_finish)                     
 88         mov     r4, r0                            
 89         /* Flush and disable the L1 data cache    
 90         mov     r0, #TEGRA_FLUSH_CACHE_ALL        
 91         bl      tegra_disable_clean_inv_dcache    
 92                                                   
 93         mov     r0, r4                            
 94         mov32   r6, tegra_tear_down_cpu           
 95         ldr     r1, [r6]                          
 96         add     r1, r1, r0                        
 97                                                   
 98         mov32   r3, tegra_shut_off_mmu            
 99         add     r3, r3, r0                        
100         mov     r0, r1                            
101                                                   
102         ret     r3                                
103 ENDPROC(tegra_sleep_cpu_finish)                   
104                                                   
105 /*                                                
106  * tegra_shut_off_mmu                             
107  *                                                
108  * r0 = physical address to jump to with mmu o    
109  *                                                
110  * called with VA=PA mapping                      
111  * turns off MMU, icache, dcache and branch pr    
112  */                                               
113         .align  L1_CACHE_SHIFT                    
114         .pushsection    .idmap.text, "ax"         
115 ENTRY(tegra_shut_off_mmu)                         
116         mrc     p15, 0, r3, c1, c0, 0             
117         movw    r2, #CR_I | CR_Z | CR_C | CR_M    
118         bic     r3, r3, r2                        
119         dsb                                       
120         mcr     p15, 0, r3, c1, c0, 0             
121         isb                                       
122 #ifdef CONFIG_CACHE_L2X0                          
123         /* Disable L2 cache */                    
124         check_cpu_part_num 0xc09, r9, r10         
125         retne   r0                                
126                                                   
127         mov32   r2, TEGRA_ARM_PERIF_BASE + 0x3    
128         ldr     r3, [r2, #L2X0_CTRL]              
129         tst     r3, #L2X0_CTRL_EN                 
130         mov     r3, #0                            
131         strne   r3, [r2, #L2X0_CTRL]              
132 #endif                                            
133         ret     r0                                
134 ENDPROC(tegra_shut_off_mmu)                       
135         .popsection                               
136                                                   
137 /*                                                
138  * tegra_switch_cpu_to_pllp                       
139  *                                                
140  * In LP2 the normal cpu clock pllx will be tu    
141  */                                               
142 ENTRY(tegra_switch_cpu_to_pllp)                   
143         /* in LP2 idle (SDRAM active), set the    
144         mov32   r5, TEGRA_CLK_RESET_BASE          
145         mov     r0, #(2 << 28)                    
146         orr     r0, r0, #(4 << 4)                 
147         str     r0, [r5, #CLK_RESET_CCLK_BURST    
148         mov     r0, #0                            
149         str     r0, [r5, #CLK_RESET_CCLK_DIVID    
150         ret     lr                                
151 ENDPROC(tegra_switch_cpu_to_pllp)                 
152 #endif                                            
                                                      

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php