~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/arch/arm/mm/proc-arm1022.S

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /arch/arm/mm/proc-arm1022.S (Version linux-6.12-rc7) and /arch/sparc64/mm/proc-arm1022.S (Version linux-5.4.285)


  1 /* SPDX-License-Identifier: GPL-2.0-or-later *    
  2 /*                                                
  3  *  linux/arch/arm/mm/proc-arm1022.S: MMU func    
  4  *                                                
  5  *  Copyright (C) 2000 ARM Limited                
  6  *  Copyright (C) 2000 Deep Blue Solutions Ltd    
  7  *  hacked for non-paged-MM by Hyok S. Choi, 2    
  8  *                                                
  9  * These are the low level assembler for perfo    
 10  * functions on the ARM1022E.                     
 11  */                                               
 12 #include <linux/linkage.h>                        
 13 #include <linux/init.h>                           
 14 #include <linux/cfi_types.h>                      
 15 #include <linux/pgtable.h>                        
 16 #include <asm/assembler.h>                        
 17 #include <asm/asm-offsets.h>                      
 18 #include <asm/hwcap.h>                            
 19 #include <asm/pgtable-hwdef.h>                    
 20 #include <asm/ptrace.h>                           
 21                                                   
 22 #include "proc-macros.S"                          
 23                                                   
 24 /*                                                
 25  * This is the maximum size of an area which w    
 26  * using the single invalidate entry instructi    
 27  * than this, and we go for the whole cache.      
 28  *                                                
 29  * This value should be chosen such that we ch    
 30  * alternative.                                   
 31  */                                               
 32 #define MAX_AREA_SIZE   32768                     
 33                                                   
 34 /*                                                
 35  * The size of one data cache line.               
 36  */                                               
 37 #define CACHE_DLINESIZE 32                        
 38                                                   
 39 /*                                                
 40  * The number of data cache segments.             
 41  */                                               
 42 #define CACHE_DSEGMENTS 16                        
 43                                                   
 44 /*                                                
 45  * The number of lines in a cache segment.        
 46  */                                               
 47 #define CACHE_DENTRIES  64                        
 48                                                   
 49 /*                                                
 50  * This is the size at which it becomes more e    
 51  * clean the whole cache, rather than using th    
 52  * cache line maintenance instructions.           
 53  */                                               
 54 #define CACHE_DLIMIT    32768                     
 55                                                   
 56         .text                                     
 57 /*                                                
 58  * cpu_arm1022_proc_init()                        
 59  */                                               
 60 SYM_TYPED_FUNC_START(cpu_arm1022_proc_init)       
 61         ret     lr                                
 62 SYM_FUNC_END(cpu_arm1022_proc_init)               
 63                                                   
 64 /*                                                
 65  * cpu_arm1022_proc_fin()                         
 66  */                                               
 67 SYM_TYPED_FUNC_START(cpu_arm1022_proc_fin)        
 68         mrc     p15, 0, r0, c1, c0, 0             
 69         bic     r0, r0, #0x1000                   
 70         bic     r0, r0, #0x000e                   
 71         mcr     p15, 0, r0, c1, c0, 0             
 72         ret     lr                                
 73 SYM_FUNC_END(cpu_arm1022_proc_fin)                
 74                                                   
 75 /*                                                
 76  * cpu_arm1022_reset(loc)                         
 77  *                                                
 78  * Perform a soft reset of the system.  Put th    
 79  * same state as it would be if it had been re    
 80  * to what would be the reset vector.             
 81  *                                                
 82  * loc: location to jump to for soft reset        
 83  */                                               
 84         .align  5                                 
 85         .pushsection    .idmap.text, "ax"         
 86 SYM_TYPED_FUNC_START(cpu_arm1022_reset)           
 87         mov     ip, #0                            
 88         mcr     p15, 0, ip, c7, c7, 0             
 89         mcr     p15, 0, ip, c7, c10, 4            
 90 #ifdef CONFIG_MMU                                 
 91         mcr     p15, 0, ip, c8, c7, 0             
 92 #endif                                            
 93         mrc     p15, 0, ip, c1, c0, 0             
 94         bic     ip, ip, #0x000f                   
 95         bic     ip, ip, #0x1100                   
 96         mcr     p15, 0, ip, c1, c0, 0             
 97         ret     r0                                
 98 SYM_FUNC_END(cpu_arm1022_reset)                   
 99         .popsection                               
100                                                   
101 /*                                                
102  * cpu_arm1022_do_idle()                          
103  */                                               
104         .align  5                                 
105 SYM_TYPED_FUNC_START(cpu_arm1022_do_idle)         
106         mcr     p15, 0, r0, c7, c0, 4             
107         ret     lr                                
108 SYM_FUNC_END(cpu_arm1022_do_idle)                 
109                                                   
110 /* ================================= CACHE ===    
111                                                   
112         .align  5                                 
113                                                   
114 /*                                                
115  *      flush_icache_all()                        
116  *                                                
117  *      Unconditionally clean and invalidate t    
118  */                                               
119 SYM_TYPED_FUNC_START(arm1022_flush_icache_all)    
120 #ifndef CONFIG_CPU_ICACHE_DISABLE                 
121         mov     r0, #0                            
122         mcr     p15, 0, r0, c7, c5, 0             
123 #endif                                            
124         ret     lr                                
125 SYM_FUNC_END(arm1022_flush_icache_all)            
126                                                   
127 /*                                                
128  *      flush_user_cache_all()                    
129  *                                                
130  *      Invalidate all cache entries in a part    
131  *      space.                                    
132  */                                               
133 SYM_FUNC_ALIAS(arm1022_flush_user_cache_all, a    
134                                                   
135 /*                                                
136  *      flush_kern_cache_all()                    
137  *                                                
138  *      Clean and invalidate the entire cache.    
139  */                                               
140 SYM_TYPED_FUNC_START(arm1022_flush_kern_cache_    
141         mov     r2, #VM_EXEC                      
142         mov     ip, #0                            
143 __flush_whole_cache:                              
144 #ifndef CONFIG_CPU_DCACHE_DISABLE                 
145         mov     r1, #(CACHE_DSEGMENTS - 1) <<     
146 1:      orr     r3, r1, #(CACHE_DENTRIES - 1)     
147 2:      mcr     p15, 0, r3, c7, c14, 2            
148         subs    r3, r3, #1 << 26                  
149         bcs     2b                                
150         subs    r1, r1, #1 << 5                   
151         bcs     1b                                
152 #endif                                            
153         tst     r2, #VM_EXEC                      
154 #ifndef CONFIG_CPU_ICACHE_DISABLE                 
155         mcrne   p15, 0, ip, c7, c5, 0             
156 #endif                                            
157         mcrne   p15, 0, ip, c7, c10, 4            
158         ret     lr                                
159 SYM_FUNC_END(arm1022_flush_kern_cache_all)        
160                                                   
161 /*                                                
162  *      flush_user_cache_range(start, end, fla    
163  *                                                
164  *      Invalidate a range of cache entries in    
165  *      address space.                            
166  *                                                
167  *      - start - start address (inclusive)       
168  *      - end   - end address (exclusive)         
169  *      - flags - vm_flags for this space         
170  */                                               
171 SYM_TYPED_FUNC_START(arm1022_flush_user_cache_    
172         mov     ip, #0                            
173         sub     r3, r1, r0                        
174         cmp     r3, #CACHE_DLIMIT                 
175         bhs     __flush_whole_cache               
176                                                   
177 #ifndef CONFIG_CPU_DCACHE_DISABLE                 
178 1:      mcr     p15, 0, r0, c7, c14, 1            
179         add     r0, r0, #CACHE_DLINESIZE          
180         cmp     r0, r1                            
181         blo     1b                                
182 #endif                                            
183         tst     r2, #VM_EXEC                      
184 #ifndef CONFIG_CPU_ICACHE_DISABLE                 
185         mcrne   p15, 0, ip, c7, c5, 0             
186 #endif                                            
187         mcrne   p15, 0, ip, c7, c10, 4            
188         ret     lr                                
189 SYM_FUNC_END(arm1022_flush_user_cache_range)      
190                                                   
191 /*                                                
192  *      coherent_kern_range(start, end)           
193  *                                                
194  *      Ensure coherency between the Icache an    
195  *      region described by start.  If you hav    
196  *      Harvard caches, you need to implement     
197  *                                                
198  *      - start - virtual start address           
199  *      - end   - virtual end address             
200  */                                               
201 SYM_TYPED_FUNC_START(arm1022_coherent_kern_ran    
202 #ifdef CONFIG_CFI_CLANG /* Fallthrough if !CFI    
203         b       arm1022_coherent_user_range       
204 #endif                                            
205 SYM_FUNC_END(arm1022_coherent_kern_range)         
206                                                   
207 /*                                                
208  *      coherent_user_range(start, end)           
209  *                                                
210  *      Ensure coherency between the Icache an    
211  *      region described by start.  If you hav    
212  *      Harvard caches, you need to implement     
213  *                                                
214  *      - start - virtual start address           
215  *      - end   - virtual end address             
216  */                                               
217 SYM_TYPED_FUNC_START(arm1022_coherent_user_ran    
218         mov     ip, #0                            
219         bic     r0, r0, #CACHE_DLINESIZE - 1      
220 1:                                                
221 #ifndef CONFIG_CPU_DCACHE_DISABLE                 
222         mcr     p15, 0, r0, c7, c10, 1            
223 #endif                                            
224 #ifndef CONFIG_CPU_ICACHE_DISABLE                 
225         mcr     p15, 0, r0, c7, c5, 1             
226 #endif                                            
227         add     r0, r0, #CACHE_DLINESIZE          
228         cmp     r0, r1                            
229         blo     1b                                
230         mcr     p15, 0, ip, c7, c10, 4            
231         mov     r0, #0                            
232         ret     lr                                
233 SYM_FUNC_END(arm1022_coherent_user_range)         
234                                                   
235 /*                                                
236  *      flush_kern_dcache_area(void *addr, siz    
237  *                                                
238  *      Ensure no D cache aliasing occurs, eit    
239  *      the I cache                               
240  *                                                
241  *      - addr  - kernel address                  
242  *      - size  - region size                     
243  */                                               
244 SYM_TYPED_FUNC_START(arm1022_flush_kern_dcache    
245         mov     ip, #0                            
246 #ifndef CONFIG_CPU_DCACHE_DISABLE                 
247         add     r1, r0, r1                        
248 1:      mcr     p15, 0, r0, c7, c14, 1            
249         add     r0, r0, #CACHE_DLINESIZE          
250         cmp     r0, r1                            
251         blo     1b                                
252 #endif                                            
253         mcr     p15, 0, ip, c7, c10, 4            
254         ret     lr                                
255 SYM_FUNC_END(arm1022_flush_kern_dcache_area)      
256                                                   
257 /*                                                
258  *      dma_inv_range(start, end)                 
259  *                                                
260  *      Invalidate (discard) the specified vir    
261  *      May not write back any entries.  If 's    
262  *      are not cache line aligned, those line    
263  *      back.                                     
264  *                                                
265  *      - start - virtual start address           
266  *      - end   - virtual end address             
267  *                                                
268  * (same as v4wb)                                 
269  */                                               
270 arm1022_dma_inv_range:                            
271         mov     ip, #0                            
272 #ifndef CONFIG_CPU_DCACHE_DISABLE                 
273         tst     r0, #CACHE_DLINESIZE - 1          
274         bic     r0, r0, #CACHE_DLINESIZE - 1      
275         mcrne   p15, 0, r0, c7, c10, 1            
276         tst     r1, #CACHE_DLINESIZE - 1          
277         mcrne   p15, 0, r1, c7, c10, 1            
278 1:      mcr     p15, 0, r0, c7, c6, 1             
279         add     r0, r0, #CACHE_DLINESIZE          
280         cmp     r0, r1                            
281         blo     1b                                
282 #endif                                            
283         mcr     p15, 0, ip, c7, c10, 4            
284         ret     lr                                
285                                                   
286 /*                                                
287  *      dma_clean_range(start, end)               
288  *                                                
289  *      Clean the specified virtual address ra    
290  *                                                
291  *      - start - virtual start address           
292  *      - end   - virtual end address             
293  *                                                
294  * (same as v4wb)                                 
295  */                                               
296 arm1022_dma_clean_range:                          
297         mov     ip, #0                            
298 #ifndef CONFIG_CPU_DCACHE_DISABLE                 
299         bic     r0, r0, #CACHE_DLINESIZE - 1      
300 1:      mcr     p15, 0, r0, c7, c10, 1            
301         add     r0, r0, #CACHE_DLINESIZE          
302         cmp     r0, r1                            
303         blo     1b                                
304 #endif                                            
305         mcr     p15, 0, ip, c7, c10, 4            
306         ret     lr                                
307                                                   
308 /*                                                
309  *      dma_flush_range(start, end)               
310  *                                                
311  *      Clean and invalidate the specified vir    
312  *                                                
313  *      - start - virtual start address           
314  *      - end   - virtual end address             
315  */                                               
316 SYM_TYPED_FUNC_START(arm1022_dma_flush_range)     
317         mov     ip, #0                            
318 #ifndef CONFIG_CPU_DCACHE_DISABLE                 
319         bic     r0, r0, #CACHE_DLINESIZE - 1      
320 1:      mcr     p15, 0, r0, c7, c14, 1            
321         add     r0, r0, #CACHE_DLINESIZE          
322         cmp     r0, r1                            
323         blo     1b                                
324 #endif                                            
325         mcr     p15, 0, ip, c7, c10, 4            
326         ret     lr                                
327 SYM_FUNC_END(arm1022_dma_flush_range)             
328                                                   
329 /*                                                
330  *      dma_map_area(start, size, dir)            
331  *      - start - kernel virtual start address    
332  *      - size  - size of region                  
333  *      - dir   - DMA direction                   
334  */                                               
335 SYM_TYPED_FUNC_START(arm1022_dma_map_area)        
336         add     r1, r1, r0                        
337         cmp     r2, #DMA_TO_DEVICE                
338         beq     arm1022_dma_clean_range           
339         bcs     arm1022_dma_inv_range             
340         b       arm1022_dma_flush_range           
341 SYM_FUNC_END(arm1022_dma_map_area)                
342                                                   
343 /*                                                
344  *      dma_unmap_area(start, size, dir)          
345  *      - start - kernel virtual start address    
346  *      - size  - size of region                  
347  *      - dir   - DMA direction                   
348  */                                               
349 SYM_TYPED_FUNC_START(arm1022_dma_unmap_area)      
350         ret     lr                                
351 SYM_FUNC_END(arm1022_dma_unmap_area)              
352                                                   
353         .align  5                                 
354 SYM_TYPED_FUNC_START(cpu_arm1022_dcache_clean_    
355 #ifndef CONFIG_CPU_DCACHE_DISABLE                 
356         mov     ip, #0                            
357 1:      mcr     p15, 0, r0, c7, c10, 1            
358         add     r0, r0, #CACHE_DLINESIZE          
359         subs    r1, r1, #CACHE_DLINESIZE          
360         bhi     1b                                
361 #endif                                            
362         ret     lr                                
363 SYM_FUNC_END(cpu_arm1022_dcache_clean_area)       
364                                                   
365 /* =============================== PageTable =    
366                                                   
367 /*                                                
368  * cpu_arm1022_switch_mm(pgd)                     
369  *                                                
370  * Set the translation base pointer to be as d    
371  *                                                
372  * pgd: new page tables                           
373  */                                               
374         .align  5                                 
375 SYM_TYPED_FUNC_START(cpu_arm1022_switch_mm)       
376 #ifdef CONFIG_MMU                                 
377 #ifndef CONFIG_CPU_DCACHE_DISABLE                 
378         mov     r1, #(CACHE_DSEGMENTS - 1) <<     
379 1:      orr     r3, r1, #(CACHE_DENTRIES - 1)     
380 2:      mcr     p15, 0, r3, c7, c14, 2            
381         subs    r3, r3, #1 << 26                  
382         bcs     2b                                
383         subs    r1, r1, #1 << 5                   
384         bcs     1b                                
385 #endif                                            
386         mov     r1, #0                            
387 #ifndef CONFIG_CPU_ICACHE_DISABLE                 
388         mcr     p15, 0, r1, c7, c5, 0             
389 #endif                                            
390         mcr     p15, 0, r1, c7, c10, 4            
391         mcr     p15, 0, r0, c2, c0, 0             
392         mcr     p15, 0, r1, c8, c7, 0             
393 #endif                                            
394         ret     lr                                
395 SYM_FUNC_END(cpu_arm1022_switch_mm)               
396                                                   
397 /*                                                
398  * cpu_arm1022_set_pte_ext(ptep, pte, ext)        
399  *                                                
400  * Set a PTE and flush it out                     
401  */                                               
402         .align  5                                 
403 SYM_TYPED_FUNC_START(cpu_arm1022_set_pte_ext)     
404 #ifdef CONFIG_MMU                                 
405         armv3_set_pte_ext                         
406         mov     r0, r0                            
407 #ifndef CONFIG_CPU_DCACHE_DISABLE                 
408         mcr     p15, 0, r0, c7, c10, 1            
409 #endif                                            
410 #endif /* CONFIG_MMU */                           
411         ret     lr                                
412 SYM_FUNC_END(cpu_arm1022_set_pte_ext)             
413                                                   
414         .type   __arm1022_setup, #function        
415 __arm1022_setup:                                  
416         mov     r0, #0                            
417         mcr     p15, 0, r0, c7, c7                
418         mcr     p15, 0, r0, c7, c10, 4            
419 #ifdef CONFIG_MMU                                 
420         mcr     p15, 0, r0, c8, c7                
421 #endif                                            
422         adr     r5, arm1022_crval                 
423         ldmia   r5, {r5, r6}                      
424         mrc     p15, 0, r0, c1, c0                
425         bic     r0, r0, r5                        
426         orr     r0, r0, r6                        
427 #ifdef CONFIG_CPU_CACHE_ROUND_ROBIN               
428         orr     r0, r0, #0x4000                   
429 #endif                                            
430         ret     lr                                
431         .size   __arm1022_setup, . - __arm1022    
432                                                   
433         /*                                        
434          *  R                                     
435          * .RVI ZFRS BLDP WCAM                    
436          * .011 1001 ..11 0101                    
437          *                                        
438          */                                       
439         .type   arm1022_crval, #object            
440 arm1022_crval:                                    
441         crval   clear=0x00007f3f, mmuset=0x000    
442                                                   
443         __INITDATA                                
444         @ define struct processor (see <asm/pr    
445         define_processor_functions arm1022, da    
446                                                   
447         .section ".rodata"                        
448                                                   
449         string  cpu_arch_name, "armv5te"          
450         string  cpu_elf_name, "v5"                
451         string  cpu_arm1022_name, "ARM1022"       
452                                                   
453         .align                                    
454                                                   
455         .section ".proc.info.init", "a"           
456                                                   
457         .type   __arm1022_proc_info,#object       
458 __arm1022_proc_info:                              
459         .long   0x4105a220                        
460         .long   0xff0ffff0                        
461         .long   PMD_TYPE_SECT | \                 
462                 PMD_BIT4 | \                      
463                 PMD_SECT_AP_WRITE | \             
464                 PMD_SECT_AP_READ                  
465         .long   PMD_TYPE_SECT | \                 
466                 PMD_BIT4 | \                      
467                 PMD_SECT_AP_WRITE | \             
468                 PMD_SECT_AP_READ                  
469         initfn  __arm1022_setup, __arm1022_pro    
470         .long   cpu_arch_name                     
471         .long   cpu_elf_name                      
472         .long   HWCAP_SWP | HWCAP_HALF | HWCAP    
473         .long   cpu_arm1022_name                  
474         .long   arm1022_processor_functions       
475         .long   v4wbi_tlb_fns                     
476         .long   v4wb_user_fns                     
477         .long   arm1022_cache_fns                 
478         .size   __arm1022_proc_info, . - __arm    
                                                      

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php