~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/arch/arm64/boot/dts/hisilicon/hip05.dtsi

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /arch/arm64/boot/dts/hisilicon/hip05.dtsi (Version linux-6.12-rc7) and /arch/i386/boot/dts/hisilicon/hip05.dtsi (Version linux-4.9.337)


  1 // SPDX-License-Identifier: GPL-2.0-only          
  2 /**                                               
  3  * dts file for Hisilicon D02 Development Boar    
  4  *                                                
  5  * Copyright (C) 2014,2015 HiSilicon Ltd.         
  6  */                                               
  7                                                   
  8 #include <dt-bindings/interrupt-controller/arm    
  9                                                   
 10 / {                                               
 11         compatible = "hisilicon,hip05-d02";       
 12         interrupt-parent = <&gic>;                
 13         #address-cells = <2>;                     
 14         #size-cells = <2>;                        
 15                                                   
 16         psci {                                    
 17                 compatible = "arm,psci-0.2";      
 18                 method = "smc";                   
 19         };                                        
 20                                                   
 21         cpus {                                    
 22                 #address-cells = <1>;             
 23                 #size-cells = <0>;                
 24                                                   
 25                 cpu-map {                         
 26                         cluster0 {                
 27                                 core0 {           
 28                                         cpu =     
 29                                 };                
 30                                 core1 {           
 31                                         cpu =     
 32                                 };                
 33                                 core2 {           
 34                                         cpu =     
 35                                 };                
 36                                 core3 {           
 37                                         cpu =     
 38                                 };                
 39                         };                        
 40                         cluster1 {                
 41                                 core0 {           
 42                                         cpu =     
 43                                 };                
 44                                 core1 {           
 45                                         cpu =     
 46                                 };                
 47                                 core2 {           
 48                                         cpu =     
 49                                 };                
 50                                 core3 {           
 51                                         cpu =     
 52                                 };                
 53                         };                        
 54                         cluster2 {                
 55                                 core0 {           
 56                                         cpu =     
 57                                 };                
 58                                 core1 {           
 59                                         cpu =     
 60                                 };                
 61                                 core2 {           
 62                                         cpu =     
 63                                 };                
 64                                 core3 {           
 65                                         cpu =     
 66                                 };                
 67                         };                        
 68                         cluster3 {                
 69                                 core0 {           
 70                                         cpu =     
 71                                 };                
 72                                 core1 {           
 73                                         cpu =     
 74                                 };                
 75                                 core2 {           
 76                                         cpu =     
 77                                 };                
 78                                 core3 {           
 79                                         cpu =     
 80                                 };                
 81                         };                        
 82                 };                                
 83                                                   
 84                 cpu0: cpu@20000 {                 
 85                         device_type = "cpu";      
 86                         compatible = "arm,cort    
 87                         reg = <0x20000>;          
 88                         enable-method = "psci"    
 89                         next-level-cache = <&c    
 90                 };                                
 91                                                   
 92                 cpu1: cpu@20001 {                 
 93                         device_type = "cpu";      
 94                         compatible = "arm,cort    
 95                         reg = <0x20001>;          
 96                         enable-method = "psci"    
 97                         next-level-cache = <&c    
 98                 };                                
 99                                                   
100                 cpu2: cpu@20002 {                 
101                         device_type = "cpu";      
102                         compatible = "arm,cort    
103                         reg = <0x20002>;          
104                         enable-method = "psci"    
105                         next-level-cache = <&c    
106                 };                                
107                                                   
108                 cpu3: cpu@20003 {                 
109                         device_type = "cpu";      
110                         compatible = "arm,cort    
111                         reg = <0x20003>;          
112                         enable-method = "psci"    
113                         next-level-cache = <&c    
114                 };                                
115                                                   
116                 cpu4: cpu@20100 {                 
117                         device_type = "cpu";      
118                         compatible = "arm,cort    
119                         reg = <0x20100>;          
120                         enable-method = "psci"    
121                         next-level-cache = <&c    
122                 };                                
123                                                   
124                 cpu5: cpu@20101 {                 
125                         device_type = "cpu";      
126                         compatible = "arm,cort    
127                         reg = <0x20101>;          
128                         enable-method = "psci"    
129                         next-level-cache = <&c    
130                 };                                
131                                                   
132                 cpu6: cpu@20102 {                 
133                         device_type = "cpu";      
134                         compatible = "arm,cort    
135                         reg = <0x20102>;          
136                         enable-method = "psci"    
137                         next-level-cache = <&c    
138                 };                                
139                                                   
140                 cpu7: cpu@20103 {                 
141                         device_type = "cpu";      
142                         compatible = "arm,cort    
143                         reg = <0x20103>;          
144                         enable-method = "psci"    
145                         next-level-cache = <&c    
146                 };                                
147                                                   
148                 cpu8: cpu@20200 {                 
149                         device_type = "cpu";      
150                         compatible = "arm,cort    
151                         reg = <0x20200>;          
152                         enable-method = "psci"    
153                         next-level-cache = <&c    
154                 };                                
155                                                   
156                 cpu9: cpu@20201 {                 
157                         device_type = "cpu";      
158                         compatible = "arm,cort    
159                         reg = <0x20201>;          
160                         enable-method = "psci"    
161                         next-level-cache = <&c    
162                 };                                
163                                                   
164                 cpu10: cpu@20202 {                
165                         device_type = "cpu";      
166                         compatible = "arm,cort    
167                         reg = <0x20202>;          
168                         enable-method = "psci"    
169                         next-level-cache = <&c    
170                 };                                
171                                                   
172                 cpu11: cpu@20203 {                
173                         device_type = "cpu";      
174                         compatible = "arm,cort    
175                         reg = <0x20203>;          
176                         enable-method = "psci"    
177                         next-level-cache = <&c    
178                 };                                
179                                                   
180                 cpu12: cpu@20300 {                
181                         device_type = "cpu";      
182                         compatible = "arm,cort    
183                         reg = <0x20300>;          
184                         enable-method = "psci"    
185                         next-level-cache = <&c    
186                 };                                
187                                                   
188                 cpu13: cpu@20301 {                
189                         device_type = "cpu";      
190                         compatible = "arm,cort    
191                         reg = <0x20301>;          
192                         enable-method = "psci"    
193                         next-level-cache = <&c    
194                 };                                
195                                                   
196                 cpu14: cpu@20302 {                
197                         device_type = "cpu";      
198                         compatible = "arm,cort    
199                         reg = <0x20302>;          
200                         enable-method = "psci"    
201                         next-level-cache = <&c    
202                 };                                
203                                                   
204                 cpu15: cpu@20303 {                
205                         device_type = "cpu";      
206                         compatible = "arm,cort    
207                         reg = <0x20303>;          
208                         enable-method = "psci"    
209                         next-level-cache = <&c    
210                 };                                
211                                                   
212                 cluster0_l2: l2-cache0 {          
213                         compatible = "cache";     
214                         cache-level = <2>;        
215                         cache-unified;            
216                 };                                
217                                                   
218                 cluster1_l2: l2-cache1 {          
219                         compatible = "cache";     
220                         cache-level = <2>;        
221                         cache-unified;            
222                 };                                
223                                                   
224                 cluster2_l2: l2-cache2 {          
225                         compatible = "cache";     
226                         cache-level = <2>;        
227                         cache-unified;            
228                 };                                
229                                                   
230                 cluster3_l2: l2-cache3 {          
231                         compatible = "cache";     
232                         cache-level = <2>;        
233                         cache-unified;            
234                 };                                
235         };                                        
236                                                   
237         gic: interrupt-controller@8d000000 {      
238                 compatible = "arm,gic-v3";        
239                 #interrupt-cells = <3>;           
240                 #address-cells = <2>;             
241                 #size-cells = <2>;                
242                 ranges;                           
243                 interrupt-controller;             
244                 #redistributor-regions = <1>;     
245                 redistributor-stride = <0x0 0x    
246                 reg = <0x0 0x8d000000 0 0x1000    
247                       <0x0 0x8d100000 0 0x3000    
248                       <0x0 0xfe000000 0 0x1000    
249                       <0x0 0xfe010000 0 0x1000    
250                       <0x0 0xfe020000 0 0x1000    
251                 interrupts = <GIC_PPI 9 IRQ_TY    
252                                                   
253                 its_peri: msi-controller@8c000    
254                         compatible = "arm,gic-    
255                         msi-controller;           
256                         #msi-cells = <1>;         
257                         reg = <0x0 0x8c000000     
258                 };                                
259                                                   
260                 its_m3: msi-controller@a300000    
261                         compatible = "arm,gic-    
262                         msi-controller;           
263                         #msi-cells = <1>;         
264                         reg = <0x0 0xa3000000     
265                 };                                
266                                                   
267                 its_pcie: msi-controller@b7000    
268                         compatible = "arm,gic-    
269                         msi-controller;           
270                         #msi-cells = <1>;         
271                         reg = <0x0 0xb7000000     
272                 };                                
273                                                   
274                 its_dsa: msi-controller@c60000    
275                         compatible = "arm,gic-    
276                         msi-controller;           
277                         #msi-cells = <1>;         
278                         reg = <0x0 0xc6000000     
279                 };                                
280         };                                        
281                                                   
282         refclk200mhz: refclk200mhz {              
283                 compatible = "fixed-clock";       
284                 #clock-cells = <0>;               
285                 clock-frequency = <200000000>;    
286         };                                        
287                                                   
288         timer {                                   
289                 compatible = "arm,armv8-timer"    
290                 interrupts = <GIC_PPI 13 IRQ_T    
291                              <GIC_PPI 14 IRQ_T    
292                              <GIC_PPI 11 IRQ_T    
293                              <GIC_PPI 10 IRQ_T    
294         };                                        
295                                                   
296         pmu {                                     
297                 compatible = "arm,cortex-a57-p    
298                 interrupts = <GIC_PPI 7 IRQ_TY    
299         };                                        
300                                                   
301         soc {                                     
302                 compatible = "simple-bus";        
303                 #address-cells = <2>;             
304                 #size-cells = <2>;                
305                 ranges;                           
306                                                   
307                 uart0: serial@80300000 {          
308                         compatible = "snps,dw-    
309                         reg = <0x0 0x80300000     
310                         interrupts = <GIC_SPI     
311                         clocks = <&refclk200mh    
312                         clock-names = "baudclk    
313                         reg-shift = <2>;          
314                         reg-io-width = <4>;       
315                         status = "disabled";      
316                 };                                
317                                                   
318                 uart1: serial@80310000 {          
319                         compatible = "snps,dw-    
320                         reg = <0x0 0x80310000     
321                         interrupts = <GIC_SPI     
322                         clocks = <&refclk200mh    
323                         clock-names = "baudclk    
324                         reg-shift = <2>;          
325                         reg-io-width = <4>;       
326                         status = "disabled";      
327                 };                                
328                                                   
329                 lbc: local-bus@80380000 {         
330                         compatible = "hisilico    
331                         reg = <0x0 0x80380000     
332                         status = "disabled";      
333                 };                                
334                                                   
335                 peri_gpio0: gpio@802e0000 {       
336                         #address-cells = <1>;     
337                         #size-cells = <0>;        
338                         compatible = "snps,dw-    
339                         reg = <0x0 0x802e0000     
340                         status = "disabled";      
341                                                   
342                         porta: gpio-controller    
343                                 compatible = "    
344                                 gpio-controlle    
345                                 #gpio-cells =     
346                                 ngpios = <32>;    
347                                 reg = <0>;        
348                                 interrupt-cont    
349                                 #interrupt-cel    
350                                 interrupts = <    
351                         };                        
352                 };                                
353                                                   
354                 peri_gpio1: gpio@802f0000 {       
355                         #address-cells = <1>;     
356                         #size-cells = <0>;        
357                         compatible = "snps,dw-    
358                         reg = <0x0 0x802f0000     
359                         status = "disabled";      
360                                                   
361                         portb: gpio-controller    
362                                 compatible = "    
363                                 gpio-controlle    
364                                 #gpio-cells =     
365                                 ngpios = <32>;    
366                                 reg = <0>;        
367                                 interrupt-cont    
368                                 #interrupt-cel    
369                                 interrupts = <    
370                         };                        
371                 };                                
372         };                                        
373 };                                                
                                                      

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php