~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/arch/mips/mti-malta/malta-init.c

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /arch/mips/mti-malta/malta-init.c (Version linux-6.12-rc7) and /arch/sparc64/mti-malta/malta-init.c (Version linux-5.11.22)


  1 /*                                                  1 
  2  * This file is subject to the terms and condi    
  3  * License.  See the file "COPYING" in the mai    
  4  * for more details.                              
  5  *                                                
  6  * PROM library initialisation code.              
  7  *                                                
  8  * Copyright (C) 1999,2000,2004,2005,2012  MIP    
  9  * All rights reserved.                           
 10  * Authors: Carsten Langgaard <carstenl@mips.c    
 11  *         Maciej W. Rozycki <macro@mips.com>     
 12  *          Steven J. Hill <sjhill@mips.com>      
 13  */                                               
 14 #include <linux/init.h>                           
 15 #include <linux/string.h>                         
 16 #include <linux/kernel.h>                         
 17 #include <linux/pci_regs.h>                       
 18 #include <linux/serial_core.h>                    
 19                                                   
 20 #include <asm/cacheflush.h>                       
 21 #include <asm/smp-ops.h>                          
 22 #include <asm/traps.h>                            
 23 #include <asm/fw/fw.h>                            
 24 #include <asm/mips-cps.h>                         
 25 #include <asm/mips-boards/generic.h>              
 26 #include <asm/mips-boards/malta.h>                
 27                                                   
 28 static int mips_revision_corid;                   
 29 int mips_revision_sconid;                         
 30                                                   
 31 /* Bonito64 system controller register base. *    
 32 unsigned long _pcictrl_bonito;                    
 33 unsigned long _pcictrl_bonito_pcicfg;             
 34                                                   
 35 /* GT64120 system controller register base */     
 36 unsigned long _pcictrl_gt64120;                   
 37                                                   
 38 /* MIPS System controller register base */        
 39 unsigned long _pcictrl_msc;                       
 40                                                   
 41 #ifdef CONFIG_SERIAL_8250_CONSOLE                 
 42 static void __init console_config(void)           
 43 {                                                 
 44         char console_string[40];                  
 45         int baud = 0;                             
 46         char parity = '\0', bits = '\0', flow     
 47         char *s;                                  
 48                                                   
 49         s = fw_getenv("modetty0");                
 50         if (s) {                                  
 51                 while (*s >= '' && *s <= '9')     
 52                         baud = baud*10 + *s++     
 53                 if (*s == ',')                    
 54                         s++;                      
 55                 if (*s)                           
 56                         parity = *s++;            
 57                 if (*s == ',')                    
 58                         s++;                      
 59                 if (*s)                           
 60                         bits = *s++;              
 61                 if (*s == ',')                    
 62                         s++;                      
 63                 if (*s == 'h')                    
 64                         flow = 'r';               
 65         }                                         
 66         if (baud == 0)                            
 67                 baud = 38400;                     
 68         if (parity != 'n' && parity != 'o' &&     
 69                 parity = 'n';                     
 70         if (bits != '7' && bits != '8')           
 71                 bits = '8';                       
 72         if (flow == '\0')                         
 73                 flow = 'r';                       
 74                                                   
 75         if ((strstr(fw_getcmdline(), "earlycon    
 76                 sprintf(console_string, "uart8    
 77                         parity, bits);            
 78                 setup_earlycon(console_string)    
 79         }                                         
 80                                                   
 81         if ((strstr(fw_getcmdline(), "console=    
 82                 sprintf(console_string, " cons    
 83                         parity, bits, flow);      
 84                 strcat(fw_getcmdline(), consol    
 85                 pr_info("Config serial console    
 86         }                                         
 87 }                                                 
 88 #endif                                            
 89                                                   
 90 static void __init mips_nmi_setup(void)           
 91 {                                                 
 92         void *base;                               
 93                                                   
 94         base = cpu_has_veic ?                     
 95                 (void *)(CAC_BASE + 0xa80) :      
 96                 (void *)(CAC_BASE + 0x380);       
 97         memcpy(base, except_vec_nmi, 0x80);       
 98         flush_icache_range((unsigned long)base    
 99 }                                                 
100                                                   
101 static void __init mips_ejtag_setup(void)         
102 {                                                 
103         void *base;                               
104         extern char except_vec_ejtag_debug[];     
105                                                   
106         base = cpu_has_veic ?                     
107                 (void *)(CAC_BASE + 0xa00) :      
108                 (void *)(CAC_BASE + 0x300);       
109         memcpy(base, except_vec_ejtag_debug, 0    
110         flush_icache_range((unsigned long)base    
111 }                                                 
112                                                   
113 phys_addr_t mips_cpc_default_phys_base(void)      
114 {                                                 
115         return CPC_BASE_ADDR;                     
116 }                                                 
117                                                   
118 void __init prom_init(void)                       
119 {                                                 
120         /*                                        
121          * early setup of _pcictrl_bonito so t    
122          * the system controller on a CORE_EMU    
123          */                                       
124         _pcictrl_bonito = (unsigned long)iorem    
125                                                   
126         mips_revision_corid = MIPS_REVISION_CO    
127                                                   
128         if (mips_revision_corid == MIPS_REVISI    
129                 if (BONITO_PCIDID == 0x0001df5    
130                     BONITO_PCIDID == 0x0003df5    
131                         mips_revision_corid =     
132                 else                              
133                         mips_revision_corid =     
134         }                                         
135                                                   
136         mips_revision_sconid = MIPS_REVISION_S    
137         if (mips_revision_sconid == MIPS_REVIS    
138                 switch (mips_revision_corid) {    
139                 case MIPS_REVISION_CORID_QED_R    
140                 case MIPS_REVISION_CORID_CORE_    
141                 case MIPS_REVISION_CORID_CORE_    
142                 case MIPS_REVISION_CORID_CORE_    
143                         mips_revision_sconid =    
144                         break;                    
145                 case MIPS_REVISION_CORID_CORE_    
146                 case MIPS_REVISION_CORID_BONIT    
147                 case MIPS_REVISION_CORID_CORE_    
148                         mips_revision_sconid =    
149                         break;                    
150                 case MIPS_REVISION_CORID_CORE_    
151                 case MIPS_REVISION_CORID_CORE_    
152                 case MIPS_REVISION_CORID_CORE_    
153                         /*                        
154                          * SOCit/ROCit support    
155                          * but make an attempt    
156                          */                       
157                         mips_revision_sconid =    
158                         break;                    
159                 case MIPS_REVISION_CORID_CORE_    
160                 case MIPS_REVISION_CORID_CORE_    
161                 case MIPS_REVISION_CORID_CORE_    
162                 case MIPS_REVISION_CORID_CORE_    
163                 default:                          
164                         /* See above */           
165                         mips_revision_sconid =    
166                         break;                    
167                 }                                 
168         }                                         
169                                                   
170         switch (mips_revision_sconid) {           
171                 u32 start, map, mask, data;       
172                                                   
173         case MIPS_REVISION_SCON_GT64120:          
174                 /*                                
175                  * Setup the North bridge to d    
176                  * when running in bigendian.     
177                  */                               
178                 _pcictrl_gt64120 = (unsigned l    
179                                                   
180 #ifdef CONFIG_CPU_LITTLE_ENDIAN                   
181                 GT_WRITE(GT_PCI0_CMD_OFS, GT_P    
182                          GT_PCI0_CMD_SBYTESWAP    
183 #else                                             
184                 GT_WRITE(GT_PCI0_CMD_OFS, 0);     
185 #endif                                            
186                 /* Fix up PCI I/O mapping if n    
187                 start = GT_READ(GT_PCI0IOLD_OF    
188                 map = GT_READ(GT_PCI0IOREMAP_O    
189                 if ((start & map) != 0) {         
190                         map &= ~start;            
191                         GT_WRITE(GT_PCI0IOREMA    
192                 }                                 
193                                                   
194                 set_io_port_base(MALTA_GT_PORT    
195                 break;                            
196                                                   
197         case MIPS_REVISION_SCON_BONITO:           
198                 _pcictrl_bonito_pcicfg = (unsi    
199                                                   
200                 /*                                
201                  * Disable Bonito IOBC.           
202                  */                               
203                 BONITO_PCIMEMBASECFG = BONITO_    
204                         ~(BONITO_PCIMEMBASECFG    
205                           BONITO_PCIMEMBASECFG    
206                                                   
207                 /*                                
208                  * Setup the North bridge to d    
209                  * when running in bigendian.     
210                  */                               
211 #ifdef CONFIG_CPU_LITTLE_ENDIAN                   
212                 BONITO_BONGENCFG = BONITO_BONG    
213                         ~(BONITO_BONGENCFG_MST    
214                           BONITO_BONGENCFG_BYT    
215 #else                                             
216                 BONITO_BONGENCFG = BONITO_BONG    
217                         BONITO_BONGENCFG_MSTRB    
218                         BONITO_BONGENCFG_BYTES    
219 #endif                                            
220                                                   
221                 set_io_port_base(MALTA_BONITO_    
222                 break;                            
223                                                   
224         case MIPS_REVISION_SCON_SOCIT:            
225         case MIPS_REVISION_SCON_ROCIT:            
226                 _pcictrl_msc = (unsigned long)    
227 mips_pci_controller:                              
228                 mb();                             
229                 MSC_READ(MSC01_PCI_CFG, data);    
230                 MSC_WRITE(MSC01_PCI_CFG, data     
231                 wmb();                            
232                                                   
233                 /* Fix up lane swapping.  */      
234 #ifdef CONFIG_CPU_LITTLE_ENDIAN                   
235                 MSC_WRITE(MSC01_PCI_SWAP, MSC0    
236 #else                                             
237                 MSC_WRITE(MSC01_PCI_SWAP,         
238                           MSC01_PCI_SWAP_BYTES    
239                           MSC01_PCI_SWAP_BYTES    
240                           MSC01_PCI_SWAP_BYTES    
241 #endif                                            
242                                                   
243                 /*                                
244                  * Setup the Malta max (2GB) m    
245                  * in transparent addressing m    
246                  */                               
247                 mask = PHYS_OFFSET | PCI_BASE_    
248                 MSC_WRITE(MSC01_PCI_BAR0, mask    
249                 MSC_WRITE(MSC01_PCI_HEAD4, mas    
250                                                   
251                 mask &= MSC01_PCI_BAR0_SIZE_MS    
252                 MSC_WRITE(MSC01_PCI_P2SCMSKL,     
253                 MSC_WRITE(MSC01_PCI_P2SCMAPL,     
254                                                   
255                 /* Don't handle target retries    
256                 if ((data & MSC01_PCI_CFG_MAXR    
257                     MSC01_PCI_CFG_MAXRTRY_MSK)    
258                         data = (data & ~(MSC01    
259                                          MSC01    
260                                ((MSC01_PCI_CFG    
261                                 MSC01_PCI_CFG_    
262                                                   
263                 wmb();                            
264                 MSC_WRITE(MSC01_PCI_CFG, data)    
265                 mb();                             
266                                                   
267                 set_io_port_base(MALTA_MSC_POR    
268                 break;                            
269                                                   
270         case MIPS_REVISION_SCON_SOCITSC:          
271         case MIPS_REVISION_SCON_SOCITSCP:         
272                 _pcictrl_msc = (unsigned long)    
273                 goto mips_pci_controller;         
274                                                   
275         default:                                  
276                 /* Unknown system controller *    
277                 while (1);      /* We die here    
278         }                                         
279         board_nmi_handler_setup = mips_nmi_set    
280         board_ejtag_handler_setup = mips_ejtag    
281                                                   
282         fw_init_cmdline();                        
283         fw_meminit();                             
284 #ifdef CONFIG_SERIAL_8250_CONSOLE                 
285         console_config();                         
286 #endif                                            
287         /* Early detection of CMP support */      
288         mips_cpc_probe();                         
289                                                   
290         if (!register_cps_smp_ops())              
291                 return;                           
292         if (!register_vsmp_smp_ops())             
293                 return;                           
294         register_up_smp_ops();                    
295 }                                                 
296                                                   

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php