~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/arch/powerpc/boot/dts/lite5200.dts

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /arch/powerpc/boot/dts/lite5200.dts (Version linux-6.12-rc7) and /arch/i386/boot/dts/lite5200.dts (Version linux-5.6.19)


  1 // SPDX-License-Identifier: GPL-2.0-or-later      
  2 /*                                                
  3  * Lite5200 board Device Tree Source              
  4  *                                                
  5  * Copyright 2006-2007 Secret Lab Technologies    
  6  * Grant Likely <grant.likely@secretlab.ca>        
  7  */                                               
  8                                                   
  9 /dts-v1/;                                         
 10                                                   
 11 / {                                               
 12         model = "fsl,lite5200";                   
 13         compatible = "fsl,lite5200";              
 14         #address-cells = <1>;                     
 15         #size-cells = <1>;                        
 16         interrupt-parent = <&mpc5200_pic>;        
 17                                                   
 18         cpus {                                    
 19                 #address-cells = <1>;             
 20                 #size-cells = <0>;                
 21                                                   
 22                 PowerPC,5200@0 {                  
 23                         device_type = "cpu";      
 24                         reg = <0>;                
 25                         d-cache-line-size = <3    
 26                         i-cache-line-size = <3    
 27                         d-cache-size = <0x4000    
 28                         i-cache-size = <0x4000    
 29                         timebase-frequency = <    
 30                         bus-frequency = <0>;      
 31                         clock-frequency = <0>;    
 32                 };                                
 33         };                                        
 34                                                   
 35         memory@0 {                                
 36                 device_type = "memory";           
 37                 reg = <0x00000000 0x04000000>;    
 38         };                                        
 39                                                   
 40         soc5200@f0000000 {                        
 41                 #address-cells = <1>;             
 42                 #size-cells = <1>;                
 43                 compatible = "fsl,mpc5200-immr    
 44                 ranges = <0 0xf0000000 0x0000c    
 45                 reg = <0xf0000000 0x00000100>;    
 46                 bus-frequency = <0>;              
 47                 system-frequency = <0>;           
 48                                                   
 49                 cdm@200 {                         
 50                         compatible = "fsl,mpc5    
 51                         reg = <0x200 0x38>;       
 52                 };                                
 53                                                   
 54                 mpc5200_pic: interrupt-control    
 55                         // 5200 interrupts are    
 56                         interrupt-controller;     
 57                         #interrupt-cells = <3>    
 58                         compatible = "fsl,mpc5    
 59                         reg = <0x500 0x80>;       
 60                 };                                
 61                                                   
 62                 timer@600 {     // General Pur    
 63                         compatible = "fsl,mpc5    
 64                         reg = <0x600 0x10>;       
 65                         interrupts = <1 9 0>;     
 66                         fsl,has-wdt;              
 67                 };                                
 68                                                   
 69                 timer@610 {     // General Pur    
 70                         compatible = "fsl,mpc5    
 71                         reg = <0x610 0x10>;       
 72                         interrupts = <1 10 0>;    
 73                 };                                
 74                                                   
 75                 timer@620 {     // General Pur    
 76                         compatible = "fsl,mpc5    
 77                         reg = <0x620 0x10>;       
 78                         interrupts = <1 11 0>;    
 79                 };                                
 80                                                   
 81                 timer@630 {     // General Pur    
 82                         compatible = "fsl,mpc5    
 83                         reg = <0x630 0x10>;       
 84                         interrupts = <1 12 0>;    
 85                 };                                
 86                                                   
 87                 timer@640 {     // General Pur    
 88                         compatible = "fsl,mpc5    
 89                         reg = <0x640 0x10>;       
 90                         interrupts = <1 13 0>;    
 91                 };                                
 92                                                   
 93                 timer@650 {     // General Pur    
 94                         compatible = "fsl,mpc5    
 95                         reg = <0x650 0x10>;       
 96                         interrupts = <1 14 0>;    
 97                 };                                
 98                                                   
 99                 timer@660 {     // General Pur    
100                         compatible = "fsl,mpc5    
101                         reg = <0x660 0x10>;       
102                         interrupts = <1 15 0>;    
103                 };                                
104                                                   
105                 timer@670 {     // General Pur    
106                         compatible = "fsl,mpc5    
107                         reg = <0x670 0x10>;       
108                         interrupts = <1 16 0>;    
109                 };                                
110                                                   
111                 rtc@800 {       // Real time c    
112                         compatible = "fsl,mpc5    
113                         reg = <0x800 0x100>;      
114                         interrupts = <1 5 0 1     
115                 };                                
116                                                   
117                 can@900 {                         
118                         compatible = "fsl,mpc5    
119                         interrupts = <2 17 0>;    
120                         reg = <0x900 0x80>;       
121                 };                                
122                                                   
123                 can@980 {                         
124                         compatible = "fsl,mpc5    
125                         interrupts = <2 18 0>;    
126                         reg = <0x980 0x80>;       
127                 };                                
128                                                   
129                 gpio@b00 {                        
130                         compatible = "fsl,mpc5    
131                         reg = <0xb00 0x40>;       
132                         interrupts = <1 7 0>;     
133                         gpio-controller;          
134                         #gpio-cells = <2>;        
135                 };                                
136                                                   
137                 gpio@c00 {                        
138                         compatible = "fsl,mpc5    
139                         reg = <0xc00 0x40>;       
140                         interrupts = <1 8 0 0     
141                         gpio-controller;          
142                         #gpio-cells = <2>;        
143                 };                                
144                                                   
145                 spi@f00 {                         
146                         compatible = "fsl,mpc5    
147                         reg = <0xf00 0x20>;       
148                         interrupts = <2 13 0 2    
149                 };                                
150                                                   
151                 usb@1000 {                        
152                         compatible = "fsl,mpc5    
153                         reg = <0x1000 0xff>;      
154                         interrupts = <2 6 0>;     
155                 };                                
156                                                   
157                 dma-controller@1200 {             
158                         compatible = "fsl,mpc5    
159                         reg = <0x1200 0x80>;      
160                         interrupts = <3 0 0  3    
161                                       3 4 0  3    
162                                       3 8 0  3    
163                                       3 12 0      
164                 };                                
165                                                   
166                 xlb@1f00 {                        
167                         compatible = "fsl,mpc5    
168                         reg = <0x1f00 0x100>;     
169                 };                                
170                                                   
171                 serial@2000 {           // PSC    
172                         compatible = "fsl,mpc5    
173                         cell-index = <0>;         
174                         reg = <0x2000 0x100>;     
175                         interrupts = <2 1 0>;     
176                 };                                
177                                                   
178                 // PSC2 in ac97 mode example      
179                 //ac97@2200 {           // PSC    
180                 //      compatible = "fsl,mpc5    
181                 //      cell-index = <1>;         
182                 //      reg = <0x2200 0x100>;     
183                 //      interrupts = <2 2 0>;     
184                 //};                              
185                                                   
186                 // PSC3 in CODEC mode example     
187                 //i2s@2400 {            // PSC    
188                 //      compatible = "fsl,mpc5    
189                 //      cell-index = <2>;         
190                 //      reg = <0x2400 0x100>;     
191                 //      interrupts = <2 3 0>;     
192                 //};                              
193                                                   
194                 // PSC4 in uart mode example      
195                 //serial@2600 {         // PSC    
196                 //      compatible = "fsl,mpc5    
197                 //      cell-index = <3>;         
198                 //      reg = <0x2600 0x100>;     
199                 //      interrupts = <2 11 0>;    
200                 //};                              
201                                                   
202                 // PSC5 in uart mode example      
203                 //serial@2800 {         // PSC    
204                 //      compatible = "fsl,mpc5    
205                 //      cell-index = <4>;         
206                 //      reg = <0x2800 0x100>;     
207                 //      interrupts = <2 12 0>;    
208                 //};                              
209                                                   
210                 // PSC6 in spi mode example       
211                 //spi@2c00 {            // PSC    
212                 //      compatible = "fsl,mpc5    
213                 //      cell-index = <5>;         
214                 //      reg = <0x2c00 0x100>;     
215                 //      interrupts = <2 4 0>;     
216                 //};                              
217                                                   
218                 ethernet@3000 {                   
219                         compatible = "fsl,mpc5    
220                         reg = <0x3000 0x400>;     
221                         local-mac-address = [     
222                         interrupts = <2 5 0>;     
223                         phy-handle = <&phy0>;     
224                 };                                
225                                                   
226                 mdio@3000 {                       
227                         #address-cells = <1>;     
228                         #size-cells = <0>;        
229                         compatible = "fsl,mpc5    
230                         reg = <0x3000 0x400>;     
231                         interrupts = <2 5 0>;     
232                                                   
233                         phy0: ethernet-phy@0 {    
234                                 reg = <0>;        
235                         };                        
236                 };                                
237                                                   
238                 ata@3a00 {                        
239                         compatible = "fsl,mpc5    
240                         reg = <0x3a00 0x100>;     
241                         interrupts = <2 7 0>;     
242                 };                                
243                                                   
244                 i2c@3d00 {                        
245                         #address-cells = <1>;     
246                         #size-cells = <0>;        
247                         compatible = "fsl,mpc5    
248                         reg = <0x3d00 0x40>;      
249                         interrupts = <2 15 0>;    
250                 };                                
251                                                   
252                 i2c@3d40 {                        
253                         #address-cells = <1>;     
254                         #size-cells = <0>;        
255                         compatible = "fsl,mpc5    
256                         reg = <0x3d40 0x40>;      
257                         interrupts = <2 16 0>;    
258                                                   
259                         eeprom@50 {               
260                                 compatible = "    
261                                 reg = <0x50>;     
262                         };                        
263                 };                                
264                                                   
265                 sram@8000 {                       
266                         compatible = "fsl,mpc5    
267                         reg = <0x8000 0x4000>;    
268                 };                                
269         };                                        
270                                                   
271         pci@f0000d00 {                            
272                 #interrupt-cells = <1>;           
273                 #size-cells = <2>;                
274                 #address-cells = <3>;             
275                 device_type = "pci";              
276                 compatible = "fsl,mpc5200-pci"    
277                 reg = <0xf0000d00 0x100>;         
278                 interrupt-map-mask = <0xf800 0    
279                 interrupt-map = <0xc000 0 0 1     
280                                  0xc000 0 0 2     
281                                  0xc000 0 0 3     
282                                  0xc000 0 0 4     
283                 clock-frequency = <0>; // From    
284                 interrupts = <2 8 0 2 9 0 2 10    
285                 bus-range = <0 0>;                
286                 ranges = <0x42000000 0 0x80000    
287                          <0x02000000 0 0xa0000    
288                          <0x01000000 0 0x00000    
289         };                                        
290                                                   
291         localbus {                                
292                 compatible = "fsl,mpc5200-lpb"    
293                 #address-cells = <2>;             
294                 #size-cells = <1>;                
295                                                   
296                 ranges = <0 0 0xff000000 0x010    
297                                                   
298                 flash@0,0 {                       
299                         compatible = "amd,am29    
300                         reg = <0 0 0x01000000>    
301                         bank-width = <1>;         
302                 };                                
303         };                                        
304 };                                                
                                                      

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php