1 // SPDX-License-Identifier: GPL-2.0-or-later 2 /* 3 * MPC8555-based STx GP3 Device Tree Source 4 * 5 * Copyright 2006, 2008 Freescale Semiconducto 6 * 7 * Copyright 2010 Silicon Turnkey Express LLC. 8 */ 9 10 /dts-v1/; 11 12 /include/ "fsl/e500v1_power_isa.dtsi" 13 14 / { 15 model = "stx,gp3"; 16 compatible = "stx,gp3-8560", "stx,gp3" 17 #address-cells = <1>; 18 #size-cells = <1>; 19 20 aliases { 21 ethernet0 = &enet0; 22 ethernet1 = &enet1; 23 serial0 = &serial0; 24 serial1 = &serial1; 25 pci0 = &pci0; 26 }; 27 28 cpus { 29 #address-cells = <1>; 30 #size-cells = <0>; 31 32 PowerPC,8555@0 { 33 device_type = "cpu"; 34 reg = <0x0>; 35 d-cache-line-size = <3 36 i-cache-line-size = <3 37 d-cache-size = <0x8000 38 i-cache-size = <0x8000 39 timebase-frequency = < 40 bus-frequency = <0>; 41 clock-frequency = <0>; 42 next-level-cache = <&L 43 }; 44 }; 45 46 memory { 47 device_type = "memory"; 48 reg = <0x00000000 0x10000000>; 49 }; 50 51 soc8555@e0000000 { 52 #address-cells = <1>; 53 #size-cells = <1>; 54 device_type = "soc"; 55 compatible = "simple-bus"; 56 ranges = <0x0 0xe0000000 0x100 57 bus-frequency = <0>; 58 59 ecm-law@0 { 60 compatible = "fsl,ecm- 61 reg = <0x0 0x1000>; 62 fsl,num-laws = <8>; 63 }; 64 65 ecm@1000 { 66 compatible = "fsl,mpc8 67 reg = <0x1000 0x1000>; 68 interrupts = <17 2>; 69 interrupt-parent = <&m 70 }; 71 72 memory-controller@2000 { 73 compatible = "fsl,mpc8 74 reg = <0x2000 0x1000>; 75 interrupt-parent = <&m 76 interrupts = <18 2>; 77 }; 78 79 L2: l2-cache-controller@20000 80 compatible = "fsl,mpc8 81 reg = <0x20000 0x1000> 82 cache-line-size = <32> 83 cache-size = <0x40000> 84 interrupt-parent = <&m 85 interrupts = <16 2>; 86 }; 87 88 i2c@3000 { 89 #address-cells = <1>; 90 #size-cells = <0>; 91 cell-index = <0>; 92 compatible = "fsl-i2c" 93 reg = <0x3000 0x100>; 94 interrupts = <43 2>; 95 interrupt-parent = <&m 96 dfsrr; 97 }; 98 99 dma@21300 { 100 #address-cells = <1>; 101 #size-cells = <1>; 102 compatible = "fsl,mpc8 103 reg = <0x21300 0x4>; 104 ranges = <0x0 0x21100 105 cell-index = <0>; 106 dma-channel@0 { 107 compatible = " 108 109 reg = <0x0 0x8 110 cell-index = < 111 interrupt-pare 112 interrupts = < 113 }; 114 dma-channel@80 { 115 compatible = " 116 117 reg = <0x80 0x 118 cell-index = < 119 interrupt-pare 120 interrupts = < 121 }; 122 dma-channel@100 { 123 compatible = " 124 125 reg = <0x100 0 126 cell-index = < 127 interrupt-pare 128 interrupts = < 129 }; 130 dma-channel@180 { 131 compatible = " 132 133 reg = <0x180 0 134 cell-index = < 135 interrupt-pare 136 interrupts = < 137 }; 138 }; 139 140 enet0: ethernet@24000 { 141 #address-cells = <1>; 142 #size-cells = <1>; 143 cell-index = <0>; 144 device_type = "network 145 model = "TSEC"; 146 compatible = "gianfar" 147 reg = <0x24000 0x1000> 148 ranges = <0x0 0x24000 149 local-mac-address = [ 150 interrupts = <29 2 30 151 interrupt-parent = <&m 152 tbi-handle = <&tbi0>; 153 phy-handle = <&phy0>; 154 155 mdio@520 { 156 #address-cells 157 #size-cells = 158 compatible = " 159 reg = <0x520 0 160 161 phy0: ethernet 162 interr 163 interr 164 reg = 165 }; 166 phy1: ethernet 167 interr 168 interr 169 reg = 170 }; 171 tbi0: tbi-phy@ 172 reg = 173 device 174 }; 175 }; 176 }; 177 178 enet1: ethernet@25000 { 179 #address-cells = <1>; 180 #size-cells = <1>; 181 cell-index = <1>; 182 device_type = "network 183 model = "TSEC"; 184 compatible = "gianfar" 185 reg = <0x25000 0x1000> 186 ranges = <0x0 0x25000 187 local-mac-address = [ 188 interrupts = <35 2 36 189 interrupt-parent = <&m 190 tbi-handle = <&tbi1>; 191 phy-handle = <&phy1>; 192 193 mdio@520 { 194 #address-cells 195 #size-cells = 196 compatible = " 197 reg = <0x520 0 198 199 tbi1: tbi-phy@ 200 reg = 201 device 202 }; 203 }; 204 }; 205 206 serial0: serial@4500 { 207 cell-index = <0>; 208 device_type = "serial" 209 compatible = "fsl,ns16 210 reg = <0x4500 0x100>; 211 clock-frequency = <0>; 212 interrupts = <42 2>; 213 interrupt-parent = <&m 214 }; 215 216 serial1: serial@4600 { 217 cell-index = <1>; 218 device_type = "serial" 219 compatible = "fsl,ns16 220 reg = <0x4600 0x100>; 221 clock-frequency = <0>; 222 interrupts = <42 2>; 223 interrupt-parent = <&m 224 }; 225 226 crypto@30000 { 227 compatible = "fsl,sec2 228 reg = <0x30000 0x10000 229 interrupts = <45 2>; 230 interrupt-parent = <&m 231 fsl,num-channels = <4> 232 fsl,channel-fifo-len = 233 fsl,exec-units-mask = 234 fsl,descriptor-types-m 235 }; 236 237 mpic: pic@40000 { 238 interrupt-controller; 239 #address-cells = <0>; 240 #interrupt-cells = <2> 241 reg = <0x40000 0x40000 242 compatible = "chrp,ope 243 device_type = "open-pi 244 }; 245 246 cpm@919c0 { 247 #address-cells = <1>; 248 #size-cells = <1>; 249 compatible = "fsl,mpc8 250 reg = <0x919c0 0x30>; 251 ranges; 252 253 muram@80000 { 254 #address-cells 255 #size-cells = 256 ranges = <0x0 257 258 data@0 { 259 compat 260 reg = 261 }; 262 }; 263 264 brg@919f0 { 265 compatible = " 266 " 267 " 268 reg = <0x919f0 269 }; 270 271 cpmpic: pic@90c00 { 272 interrupt-cont 273 #address-cells 274 #interrupt-cel 275 interrupts = < 276 interrupt-pare 277 reg = <0x90c00 278 compatible = " 279 }; 280 }; 281 }; 282 283 pci0: pci@e0008000 { 284 interrupt-map-mask = <0x1f800 285 interrupt-map = < 286 287 /* IDSEL 0x10 */ 288 0x8000 0x0 0x0 0x1 &mp 289 0x8000 0x0 0x0 0x2 &mp 290 0x8000 0x0 0x0 0x3 &mp 291 0x8000 0x0 0x0 0x4 &mp 292 293 /* IDSEL 0x11 */ 294 0x8800 0x0 0x0 0x1 &mp 295 0x8800 0x0 0x0 0x2 &mp 296 0x8800 0x0 0x0 0x3 &mp 297 0x8800 0x0 0x0 0x4 &mp 298 299 /* IDSEL 0x12 (Slot 1) 300 0x9000 0x0 0x0 0x1 &mp 301 0x9000 0x0 0x0 0x2 &mp 302 0x9000 0x0 0x0 0x3 &mp 303 0x9000 0x0 0x0 0x4 &mp 304 305 /* IDSEL 0x13 (Slot 2) 306 0x9800 0x0 0x0 0x1 &mp 307 0x9800 0x0 0x0 0x2 &mp 308 0x9800 0x0 0x0 0x3 &mp 309 0x9800 0x0 0x0 0x4 &mp 310 311 /* IDSEL 0x14 (Slot 3) 312 0xa000 0x0 0x0 0x1 &mp 313 0xa000 0x0 0x0 0x2 &mp 314 0xa000 0x0 0x0 0x3 &mp 315 0xa000 0x0 0x0 0x4 &mp 316 317 /* IDSEL 0x15 (Slot 4) 318 0xa800 0x0 0x0 0x1 &mp 319 0xa800 0x0 0x0 0x2 &mp 320 0xa800 0x0 0x0 0x3 &mp 321 0xa800 0x0 0x0 0x4 &mp 322 323 /* Bus 1 (Tundra Bridg 324 /* IDSEL 0x12 (ISA bri 325 0x19000 0x0 0x0 0x1 &m 326 0x19000 0x0 0x0 0x2 &m 327 0x19000 0x0 0x0 0x3 &m 328 0x19000 0x0 0x0 0x4 &m 329 interrupt-parent = <&mpic>; 330 interrupts = <24 2>; 331 bus-range = <0 0>; 332 ranges = <0x2000000 0x0 0x8000 333 0x1000000 0x0 0x0 0x 334 clock-frequency = <66666666>; 335 #interrupt-cells = <1>; 336 #size-cells = <2>; 337 #address-cells = <3>; 338 reg = <0xe0008000 0x1000>; 339 compatible = "fsl,mpc8540-pci" 340 device_type = "pci"; 341 342 i8259@19000 { 343 interrupt-controller; 344 device_type = "interru 345 reg = <0x19000 0x0 0x0 346 #address-cells = <0>; 347 #interrupt-cells = <2> 348 compatible = "chrp,iic 349 interrupts = <1>; 350 interrupt-parent = <&p 351 }; 352 }; 353 354 pci1: pci@e0009000 { 355 interrupt-map-mask = <0xf800 0 356 interrupt-map = < 357 358 /* IDSEL 0x15 */ 359 0xa800 0x0 0x0 0x1 &mp 360 0xa800 0x0 0x0 0x2 &mp 361 0xa800 0x0 0x0 0x3 &mp 362 0xa800 0x0 0x0 0x4 &mp 363 interrupt-parent = <&mpic>; 364 interrupts = <25 2>; 365 bus-range = <0 0>; 366 ranges = <0x2000000 0x0 0xa000 367 0x1000000 0x0 0x0 0x 368 clock-frequency = <66666666>; 369 #interrupt-cells = <1>; 370 #size-cells = <2>; 371 #address-cells = <3>; 372 reg = <0xe0009000 0x1000>; 373 compatible = "fsl,mpc8540-pci" 374 device_type = "pci"; 375 }; 376 };
Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.