~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/arch/powerpc/kernel/cpu_setup_44x.S

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /arch/powerpc/kernel/cpu_setup_44x.S (Version linux-6.12-rc7) and /arch/i386/kernel/cpu_setup_44x.S (Version linux-5.19.17)


  1 /* SPDX-License-Identifier: GPL-2.0-or-later *    
  2 /*                                                
  3  * This file contains low level CPU setup func    
  4  * Valentine Barshak <vbarshak@ru.mvista.com>      
  5  * MontaVista Software, Inc (c) 2007              
  6  *                                                
  7  * Based on cpu_setup_6xx code by                 
  8  * Benjamin Herrenschmidt <benh@kernel.crashing    
  9  */                                               
 10                                                   
 11 #include <asm/processor.h>                        
 12 #include <asm/cputable.h>                         
 13 #include <asm/ppc_asm.h>                          
 14                                                   
 15 _GLOBAL(__setup_cpu_440ep)                        
 16         b       __init_fpu_44x                    
 17 _GLOBAL(__setup_cpu_440epx)                       
 18         mflr    r4                                
 19         bl      __init_fpu_44x                    
 20         bl      __plb_disable_wrp                 
 21         bl      __fixup_440A_mcheck               
 22         mtlr    r4                                
 23         blr                                       
 24 _GLOBAL(__setup_cpu_440grx)                       
 25         mflr    r4                                
 26         bl      __plb_disable_wrp                 
 27         bl      __fixup_440A_mcheck               
 28         mtlr    r4                                
 29         blr                                       
 30 _GLOBAL(__setup_cpu_460ex)                        
 31 _GLOBAL(__setup_cpu_460gt)                        
 32 _GLOBAL(__setup_cpu_460sx)                        
 33 _GLOBAL(__setup_cpu_apm821xx)                     
 34         mflr    r4                                
 35         bl      __init_fpu_44x                    
 36         bl      __fixup_440A_mcheck               
 37         mtlr    r4                                
 38         blr                                       
 39                                                   
 40 _GLOBAL(__setup_cpu_440x5)                        
 41 _GLOBAL(__setup_cpu_440gx)                        
 42 _GLOBAL(__setup_cpu_440spe)                       
 43         b       __fixup_440A_mcheck               
 44                                                   
 45 /* enable APU between CPU and FPU */              
 46 _GLOBAL(__init_fpu_44x)                           
 47         mfspr   r3,SPRN_CCR0                      
 48         /* Clear DAPUIB flag in CCR0 */           
 49         rlwinm  r3,r3,0,12,10                     
 50         mtspr   SPRN_CCR0,r3                      
 51         isync                                     
 52         blr                                       
 53                                                   
 54 /*                                                
 55  * Workaround for the incorrect write to DDR S    
 56  * The write address can be corrupted during w    
 57  * DDR SDRAM when write pipelining is enabled     
 58  * Disable write pipelining here.                 
 59  */                                               
 60 #define DCRN_PLB4A0_ACR 0x81                      
 61                                                   
 62 _GLOBAL(__plb_disable_wrp)                        
 63         mfdcr   r3,DCRN_PLB4A0_ACR                
 64         /* clear WRP bit in PLB4A0_ACR */         
 65         rlwinm  r3,r3,0,8,6                       
 66         mtdcr   DCRN_PLB4A0_ACR,r3                
 67         isync                                     
 68         blr                                       
 69                                                   
                                                      

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php