~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/arch/sh/include/asm/sh7760fb.h

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /arch/sh/include/asm/sh7760fb.h (Architecture alpha) and /arch/sparc/include/asm-sparc/sh7760fb.h (Architecture sparc)


  1 /* SPDX-License-Identifier: GPL-2.0 */              1 
  2 /*                                                
  3  * sh7760fb.h -- platform data for SH7760/SH77    
  4  *                                                
  5  * (c) 2006-2008 MSC Vertriebsges.m.b.H.,         
  6  *                      Manuel Lauss <mano@roa    
  7  * (c) 2008 Nobuhiro Iwamatsu <iwamatsu.nobuhi    
  8  */                                               
  9                                                   
 10 #ifndef _ASM_SH_SH7760FB_H                        
 11 #define _ASM_SH_SH7760FB_H                        
 12                                                   
 13 /*                                                
 14  * some bits of the colormap registers should     
 15  * create a mask for that.                        
 16  */                                               
 17 #define SH7760FB_PALETTE_MASK 0x00f8fcf8          
 18                                                   
 19 /* The LCDC dma engine always sets bits 27-26     
 20 #define SH7760FB_DMA_MASK 0x0C000000              
 21                                                   
 22 /* palette */                                     
 23 #define LDPR(x) (((x) << 2))                      
 24                                                   
 25 /* framebuffer registers and bits */              
 26 #define LDICKR 0x400                              
 27 #define LDMTR 0x402                               
 28 /* see sh7760fb.h for LDMTR bits */               
 29 #define LDDFR 0x404                               
 30 #define LDDFR_PABD (1 << 8)                       
 31 #define LDDFR_COLOR_MASK 0x7F                     
 32 #define LDSMR 0x406                               
 33 #define LDSMR_ROT (1 << 13)                       
 34 #define LDSARU 0x408                              
 35 #define LDSARL 0x40c                              
 36 #define LDLAOR 0x410                              
 37 #define LDPALCR 0x412                             
 38 #define LDPALCR_PALS (1 << 4)                     
 39 #define LDPALCR_PALEN (1 << 0)                    
 40 #define LDHCNR 0x414                              
 41 #define LDHSYNR 0x416                             
 42 #define LDVDLNR 0x418                             
 43 #define LDVTLNR 0x41a                             
 44 #define LDVSYNR 0x41c                             
 45 #define LDACLNR 0x41e                             
 46 #define LDINTR 0x420                              
 47 #define LDPMMR 0x424                              
 48 #define LDPSPR 0x426                              
 49 #define LDCNTR 0x428                              
 50 #define LDCNTR_DON (1 << 0)                       
 51 #define LDCNTR_DON2 (1 << 4)                      
 52                                                   
 53 #ifdef CONFIG_CPU_SUBTYPE_SH7763                  
 54 # define LDLIRNR       0x440                      
 55 /* LDINTR bit */                                  
 56 # define LDINTR_MINTEN (1 << 15)                  
 57 # define LDINTR_FINTEN (1 << 14)                  
 58 # define LDINTR_VSINTEN (1 << 13)                 
 59 # define LDINTR_VEINTEN (1 << 12)                 
 60 # define LDINTR_MINTS (1 << 11)                   
 61 # define LDINTR_FINTS (1 << 10)                   
 62 # define LDINTR_VSINTS (1 << 9)                   
 63 # define LDINTR_VEINTS (1 << 8)                   
 64 # define VINT_START (LDINTR_VSINTEN)              
 65 # define VINT_CHECK (LDINTR_VSINTS)               
 66 #else                                             
 67 /* LDINTR bit */                                  
 68 # define LDINTR_VINTSEL (1 << 12)                 
 69 # define LDINTR_VINTE (1 << 8)                    
 70 # define LDINTR_VINTS (1 << 0)                    
 71 # define VINT_START (LDINTR_VINTSEL)              
 72 # define VINT_CHECK (LDINTR_VINTS)                
 73 #endif                                            
 74                                                   
 75 /* HSYNC polarity inversion */                    
 76 #define LDMTR_FLMPOL (1 << 15)                    
 77                                                   
 78 /* VSYNC polarity inversion */                    
 79 #define LDMTR_CL1POL (1 << 14)                    
 80                                                   
 81 /* DISPLAY-ENABLE polarity inversion */           
 82 #define LDMTR_DISPEN_LOWACT (1 << 13)             
 83                                                   
 84 /* DISPLAY DATA BUS polarity inversion */         
 85 #define LDMTR_DPOL_LOWACT (1 << 12)               
 86                                                   
 87 /* AC modulation signal enable */                 
 88 #define LDMTR_MCNT (1 << 10)                      
 89                                                   
 90 /* Disable output of HSYNC during VSYNC period    
 91 #define LDMTR_CL1CNT (1 << 9)                     
 92                                                   
 93 /* Disable output of VSYNC during VSYNC period    
 94 #define LDMTR_CL2CNT (1 << 8)                     
 95                                                   
 96 /* Display types supported by the LCDC */         
 97 #define LDMTR_STN_MONO_4       0x00               
 98 #define LDMTR_STN_MONO_8       0x01               
 99 #define LDMTR_STN_COLOR_4      0x08               
100 #define LDMTR_STN_COLOR_8      0x09               
101 #define LDMTR_STN_COLOR_12     0x0A               
102 #define LDMTR_STN_COLOR_16     0x0B               
103 #define LDMTR_DSTN_MONO_8      0x11               
104 #define LDMTR_DSTN_MONO_16     0x13               
105 #define LDMTR_DSTN_COLOR_8     0x19               
106 #define LDMTR_DSTN_COLOR_12    0x1A               
107 #define LDMTR_DSTN_COLOR_16    0x1B               
108 #define LDMTR_TFT_COLOR_16     0x2B               
109                                                   
110 /* framebuffer color layout */                    
111 #define LDDFR_1BPP_MONO 0x00                      
112 #define LDDFR_2BPP_MONO 0x01                      
113 #define LDDFR_4BPP_MONO 0x02                      
114 #define LDDFR_6BPP_MONO 0x04                      
115 #define LDDFR_4BPP 0x0A                           
116 #define LDDFR_8BPP 0x0C                           
117 #define LDDFR_16BPP_RGB555 0x1D                   
118 #define LDDFR_16BPP_RGB565 0x2D                   
119                                                   
120 /* LCDC Pixclock sources */                       
121 #define LCDC_CLKSRC_BUSCLOCK 0                    
122 #define LCDC_CLKSRC_PERIPHERAL 1                  
123 #define LCDC_CLKSRC_EXTERNAL 2                    
124                                                   
125 #define LDICKR_CLKSRC(x) \                        
126        (((x) & 3) << 12)                          
127                                                   
128 /* LCDC pixclock input divider. Set to 1 at a     
129 #define LDICKR_CLKDIV(x) \                        
130        ((x) & 0x1f)                               
131                                                   
132 struct sh7760fb_platdata {                        
133                                                   
134         /* Set this member to a valid fb_videm    
135          * wish to use.  The following members    
136          * xres, yres, hsync_len, vsync_len, s    
137          * {left,right,upper,lower}_margin.       
138          * The driver uses the above members t    
139          * and memory requirements. Other memb    
140          * be used by other framebuffer layer     
141          */                                       
142         struct fb_videomode *def_mode;            
143                                                   
144         /* LDMTR includes display type and sig    
145          * HSYNC/VSYNC polarities are derived     
146          * data above; however the polarities     
147          * must be encoded in the ldmtr member    
148          * Display Enable signal (default high    
149          * Display Data signals (default high-    
150          * AC Modulation signal (default off)     
151          * Hsync-During-Vsync suppression (def    
152          * Vsync-during-vsync suppression (def    
153          * NOTE: also set a display type!         
154          * (one of LDMTR_{STN,DSTN,TFT}_{MONO,    
155          */                                       
156         u16 ldmtr;                                
157                                                   
158         /* LDDFR controls framebuffer image fo    
159          * Use ONE of the LDDFR_?BPP_* macros!    
160          */                                       
161         u16 lddfr;                                
162                                                   
163         /* LDPMMR and LDPSPR control the timin    
164          * for the display. Please read the SH    
165          * Chapters 30.3.17, 30.3.18 and 30.4.    
166          */                                       
167         u16 ldpmmr;                               
168         u16 ldpspr;                               
169                                                   
170         /* LDACLNR contains the line numbers a    
171          * signal is to toggle. Set to ZERO fo    
172          * do not need it. (Chapter 30.3.15 in    
173          */                                       
174         u16 ldaclnr;                              
175                                                   
176         /* LDICKR contains information on pixe    
177          * Please use the LDICKR_CLKSRC() and     
178          * minimal value for CLKDIV() must be     
179          */                                       
180         u16 ldickr;                               
181                                                   
182         /* set this member to 1 if you wish to    
183          * rotation function.  This is limited    
184          * pixels resolution!                     
185          */                                       
186         int rotate;             /* set to 1 to    
187                                                   
188         /* set this to 1 to suppress vsync irq    
189         int novsync;                              
190                                                   
191         /* blanking hook for platform. Set thi    
192          * more than the LCDC in terms of blan    
193          * generator / backlight power supply     
194          */                                       
195         void (*blank) (int);                      
196 };                                                
197                                                   
198 #endif /* _ASM_SH_SH7760FB_H */                   
199                                                   

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php