~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/include/dt-bindings/clock/bcm-sr.h

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /include/dt-bindings/clock/bcm-sr.h (Version linux-6.12-rc7) and /include/dt-bindings/clock/bcm-sr.h (Version policy-sample)


  1 /*                                                  1 
  2  *  BSD LICENSE                                   
  3  *                                                
  4  *  Copyright(c) 2017 Broadcom. All rights res    
  5  *                                                
  6  *  Redistribution and use in source and binar    
  7  *  modification, are permitted provided that     
  8  *  are met:                                      
  9  *                                                
 10  *    * Redistributions of source code must re    
 11  *      notice, this list of conditions and th    
 12  *    * Redistributions in binary form must re    
 13  *      notice, this list of conditions and th    
 14  *      the documentation and/or other materia    
 15  *      distribution.                             
 16  *    * Neither the name of Broadcom Corporati    
 17  *      contributors may be used to endorse or    
 18  *      from this software without specific pr    
 19  *                                                
 20  *  THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT    
 21  *  "AS IS" AND ANY EXPRESS OR IMPLIED WARRANT    
 22  *  LIMITED TO, THE IMPLIED WARRANTIES OF MERC    
 23  *  A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO    
 24  *  OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DI    
 25  *  SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAG    
 26  *  LIMITED TO, PROCUREMENT OF SUBSTITUTE GOOD    
 27  *  DATA, OR PROFITS; OR BUSINESS INTERRUPTION    
 28  *  THEORY OF LIABILITY, WHETHER IN CONTRACT,     
 29  *  (INCLUDING NEGLIGENCE OR OTHERWISE) ARISIN    
 30  *  OF THIS SOFTWARE, EVEN IF ADVISED OF THE P    
 31  */                                               
 32                                                   
 33 #ifndef _CLOCK_BCM_SR_H                           
 34 #define _CLOCK_BCM_SR_H                           
 35                                                   
 36 /* GENPLL 0 clock channel ID SCR HSLS FS PCIE     
 37 #define BCM_SR_GENPLL0                  0         
 38 #define BCM_SR_GENPLL0_125M_CLK         1         
 39 #define BCM_SR_GENPLL0_SCR_CLK          2         
 40 #define BCM_SR_GENPLL0_250M_CLK         3         
 41 #define BCM_SR_GENPLL0_PCIE_AXI_CLK     4         
 42 #define BCM_SR_GENPLL0_PAXC_AXI_X2_CLK  5         
 43 #define BCM_SR_GENPLL0_PAXC_AXI_CLK     6         
 44                                                   
 45 /* GENPLL 1 clock channel ID MHB PCIE NITRO */    
 46 #define BCM_SR_GENPLL1                  0         
 47 #define BCM_SR_GENPLL1_PCIE_TL_CLK      1         
 48 #define BCM_SR_GENPLL1_MHB_APB_CLK      2         
 49                                                   
 50 /* GENPLL 2 clock channel ID NITRO MHB*/          
 51 #define BCM_SR_GENPLL2                  0         
 52 #define BCM_SR_GENPLL2_NIC_CLK          1         
 53 #define BCM_SR_GENPLL2_TS_500_CLK       2         
 54 #define BCM_SR_GENPLL2_125_NITRO_CLK    3         
 55 #define BCM_SR_GENPLL2_CHIMP_CLK        4         
 56 #define BCM_SR_GENPLL2_NIC_FLASH_CLK    5         
 57 #define BCM_SR_GENPLL2_FS4_CLK          6         
 58                                                   
 59 /* GENPLL 3 HSLS clock channel ID */              
 60 #define BCM_SR_GENPLL3                  0         
 61 #define BCM_SR_GENPLL3_HSLS_CLK         1         
 62 #define BCM_SR_GENPLL3_SDIO_CLK         2         
 63                                                   
 64 /* GENPLL 4 SCR clock channel ID */               
 65 #define BCM_SR_GENPLL4                  0         
 66 #define BCM_SR_GENPLL4_CCN_CLK          1         
 67 #define BCM_SR_GENPLL4_TPIU_PLL_CLK     2         
 68 #define BCM_SR_GENPLL4_NOC_CLK          3         
 69 #define BCM_SR_GENPLL4_CHCLK_FS4_CLK    4         
 70 #define BCM_SR_GENPLL4_BRIDGE_FSCPU_CLK 5         
 71                                                   
 72 /* GENPLL 5 FS4 clock channel ID */               
 73 #define BCM_SR_GENPLL5                  0         
 74 #define BCM_SR_GENPLL5_FS4_HF_CLK       1         
 75 #define BCM_SR_GENPLL5_CRYPTO_AE_CLK    2         
 76 #define BCM_SR_GENPLL5_RAID_AE_CLK      3         
 77                                                   
 78 /* GENPLL 6 NITRO clock channel ID */             
 79 #define BCM_SR_GENPLL6                  0         
 80 #define BCM_SR_GENPLL6_48_USB_CLK       1         
 81                                                   
 82 /* LCPLL0  clock channel ID */                    
 83 #define BCM_SR_LCPLL0                   0         
 84 #define BCM_SR_LCPLL0_SATA_REFP_CLK     1         
 85 #define BCM_SR_LCPLL0_SATA_REFN_CLK     2         
 86 #define BCM_SR_LCPLL0_SATA_350_CLK      3         
 87 #define BCM_SR_LCPLL0_SATA_500_CLK      4         
 88                                                   
 89 /* LCPLL1  clock channel ID */                    
 90 #define BCM_SR_LCPLL1                   0         
 91 #define BCM_SR_LCPLL1_WAN_CLK           1         
 92 #define BCM_SR_LCPLL1_USB_REF_CLK       2         
 93 #define BCM_SR_LCPLL1_CRMU_TS_CLK       3         
 94                                                   
 95 /* LCPLL PCIE  clock channel ID */                
 96 #define BCM_SR_LCPLL_PCIE               0         
 97 #define BCM_SR_LCPLL_PCIE_PHY_REF_CLK   1         
 98                                                   
 99 /* GENPLL EMEM0 clock channel ID */               
100 #define BCM_SR_EMEMPLL0                 0         
101 #define BCM_SR_EMEMPLL0_EMEM_CLK        1         
102                                                   
103 /* GENPLL EMEM0 clock channel ID */               
104 #define BCM_SR_EMEMPLL1                 0         
105 #define BCM_SR_EMEMPLL1_EMEM_CLK        1         
106                                                   
107 /* GENPLL EMEM0 clock channel ID */               
108 #define BCM_SR_EMEMPLL2                 0         
109 #define BCM_SR_EMEMPLL2_EMEM_CLK        1         
110                                                   
111 #endif /* _CLOCK_BCM_SR_H */                      
112                                                   

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php