~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/include/dt-bindings/clock/exynos5410.h

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /include/dt-bindings/clock/exynos5410.h (Architecture m68k) and /include/dt-bindings/clock/exynos5410.h (Architecture sparc)


  1 /* SPDX-License-Identifier: GPL-2.0 */              1 /* SPDX-License-Identifier: GPL-2.0 */
  2 /*                                                  2 /*
  3  * Copyright (c) 2014 Samsung Electronics Co.,      3  * Copyright (c) 2014 Samsung Electronics Co., Ltd.
  4  * Copyright (c) 2016 Krzysztof Kozlowski           4  * Copyright (c) 2016 Krzysztof Kozlowski
  5  *                                                  5  *
  6  * Device Tree binding constants for Exynos542      6  * Device Tree binding constants for Exynos5421 clock controller.
  7  */                                                 7  */
  8                                                     8 
  9 #ifndef _DT_BINDINGS_CLOCK_EXYNOS_5410_H            9 #ifndef _DT_BINDINGS_CLOCK_EXYNOS_5410_H
 10 #define _DT_BINDINGS_CLOCK_EXYNOS_5410_H           10 #define _DT_BINDINGS_CLOCK_EXYNOS_5410_H
 11                                                    11 
 12 /* core clocks */                                  12 /* core clocks */
 13 #define CLK_FIN_PLL             1                  13 #define CLK_FIN_PLL             1
 14 #define CLK_FOUT_APLL           2                  14 #define CLK_FOUT_APLL           2
 15 #define CLK_FOUT_CPLL           3                  15 #define CLK_FOUT_CPLL           3
 16 #define CLK_FOUT_MPLL           4                  16 #define CLK_FOUT_MPLL           4
 17 #define CLK_FOUT_BPLL           5                  17 #define CLK_FOUT_BPLL           5
 18 #define CLK_FOUT_KPLL           6                  18 #define CLK_FOUT_KPLL           6
 19 #define CLK_FOUT_EPLL           7                  19 #define CLK_FOUT_EPLL           7
 20                                                    20 
 21 /* gate for special clocks (sclk) */               21 /* gate for special clocks (sclk) */
 22 #define CLK_SCLK_UART0          128                22 #define CLK_SCLK_UART0          128
 23 #define CLK_SCLK_UART1          129                23 #define CLK_SCLK_UART1          129
 24 #define CLK_SCLK_UART2          130                24 #define CLK_SCLK_UART2          130
 25 #define CLK_SCLK_UART3          131                25 #define CLK_SCLK_UART3          131
 26 #define CLK_SCLK_MMC0           132                26 #define CLK_SCLK_MMC0           132
 27 #define CLK_SCLK_MMC1           133                27 #define CLK_SCLK_MMC1           133
 28 #define CLK_SCLK_MMC2           134                28 #define CLK_SCLK_MMC2           134
 29 #define CLK_SCLK_USBD300        150                29 #define CLK_SCLK_USBD300        150
 30 #define CLK_SCLK_USBD301        151                30 #define CLK_SCLK_USBD301        151
 31 #define CLK_SCLK_USBPHY300      152                31 #define CLK_SCLK_USBPHY300      152
 32 #define CLK_SCLK_USBPHY301      153                32 #define CLK_SCLK_USBPHY301      153
 33 #define CLK_SCLK_PWM            155                33 #define CLK_SCLK_PWM            155
 34                                                    34 
 35 /* gate clocks */                                  35 /* gate clocks */
 36 #define CLK_UART0               257                36 #define CLK_UART0               257
 37 #define CLK_UART1               258                37 #define CLK_UART1               258
 38 #define CLK_UART2               259                38 #define CLK_UART2               259
 39 #define CLK_UART3               260                39 #define CLK_UART3               260
 40 #define CLK_I2C0                261                40 #define CLK_I2C0                261
 41 #define CLK_I2C1                262                41 #define CLK_I2C1                262
 42 #define CLK_I2C2                263                42 #define CLK_I2C2                263
 43 #define CLK_I2C3                264                43 #define CLK_I2C3                264
 44 #define CLK_USI0                265                44 #define CLK_USI0                265
 45 #define CLK_USI1                266                45 #define CLK_USI1                266
 46 #define CLK_USI2                267                46 #define CLK_USI2                267
 47 #define CLK_USI3                268                47 #define CLK_USI3                268
 48 #define CLK_TSADC               270                48 #define CLK_TSADC               270
 49 #define CLK_PWM                 279                49 #define CLK_PWM                 279
 50 #define CLK_MCT                 315                50 #define CLK_MCT                 315
 51 #define CLK_WDT                 316                51 #define CLK_WDT                 316
 52 #define CLK_RTC                 317                52 #define CLK_RTC                 317
 53 #define CLK_TMU                 318                53 #define CLK_TMU                 318
 54 #define CLK_MMC0                351                54 #define CLK_MMC0                351
 55 #define CLK_MMC1                352                55 #define CLK_MMC1                352
 56 #define CLK_MMC2                353                56 #define CLK_MMC2                353
 57 #define CLK_PDMA0               362                57 #define CLK_PDMA0               362
 58 #define CLK_PDMA1               363                58 #define CLK_PDMA1               363
 59 #define CLK_USBH20              365                59 #define CLK_USBH20              365
 60 #define CLK_USBD300             366                60 #define CLK_USBD300             366
 61 #define CLK_USBD301             367                61 #define CLK_USBD301             367
 62 #define CLK_SSS                 471                62 #define CLK_SSS                 471
 63                                                    63 
 64 #endif /* _DT_BINDINGS_CLOCK_EXYNOS_5410_H */      64 #endif /* _DT_BINDINGS_CLOCK_EXYNOS_5410_H */
 65                                                    65 

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php