~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/include/dt-bindings/clock/imx21-clock.h

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /include/dt-bindings/clock/imx21-clock.h (Version linux-6.12-rc7) and /include/dt-bindings/clock/imx21-clock.h (Version linux-6.10.14)


  1 /* SPDX-License-Identifier: GPL-2.0-only */         1 /* SPDX-License-Identifier: GPL-2.0-only */
  2 /*                                                  2 /*
  3  * Copyright (C) 2014 Alexander Shiyan <shc_wo      3  * Copyright (C) 2014 Alexander Shiyan <shc_work@mail.ru>
  4  */                                                 4  */
  5                                                     5 
  6 #ifndef __DT_BINDINGS_CLOCK_IMX21_H                 6 #ifndef __DT_BINDINGS_CLOCK_IMX21_H
  7 #define __DT_BINDINGS_CLOCK_IMX21_H                 7 #define __DT_BINDINGS_CLOCK_IMX21_H
  8                                                     8 
  9 #define IMX21_CLK_DUMMY                 0           9 #define IMX21_CLK_DUMMY                 0
 10 #define IMX21_CLK_CKIL                  1          10 #define IMX21_CLK_CKIL                  1
 11 #define IMX21_CLK_CKIH                  2          11 #define IMX21_CLK_CKIH                  2
 12 #define IMX21_CLK_FPM                   3          12 #define IMX21_CLK_FPM                   3
 13 #define IMX21_CLK_CKIH_DIV1P5           4          13 #define IMX21_CLK_CKIH_DIV1P5           4
 14 #define IMX21_CLK_MPLL_GATE             5          14 #define IMX21_CLK_MPLL_GATE             5
 15 #define IMX21_CLK_SPLL_GATE             6          15 #define IMX21_CLK_SPLL_GATE             6
 16 #define IMX21_CLK_FPM_GATE              7          16 #define IMX21_CLK_FPM_GATE              7
 17 #define IMX21_CLK_CKIH_GATE             8          17 #define IMX21_CLK_CKIH_GATE             8
 18 #define IMX21_CLK_MPLL_OSC_SEL          9          18 #define IMX21_CLK_MPLL_OSC_SEL          9
 19 #define IMX21_CLK_IPG                   10         19 #define IMX21_CLK_IPG                   10
 20 #define IMX21_CLK_HCLK                  11         20 #define IMX21_CLK_HCLK                  11
 21 #define IMX21_CLK_MPLL_SEL              12         21 #define IMX21_CLK_MPLL_SEL              12
 22 #define IMX21_CLK_SPLL_SEL              13         22 #define IMX21_CLK_SPLL_SEL              13
 23 #define IMX21_CLK_SSI1_SEL              14         23 #define IMX21_CLK_SSI1_SEL              14
 24 #define IMX21_CLK_SSI2_SEL              15         24 #define IMX21_CLK_SSI2_SEL              15
 25 #define IMX21_CLK_USB_DIV               16         25 #define IMX21_CLK_USB_DIV               16
 26 #define IMX21_CLK_FCLK                  17         26 #define IMX21_CLK_FCLK                  17
 27 #define IMX21_CLK_MPLL                  18         27 #define IMX21_CLK_MPLL                  18
 28 #define IMX21_CLK_SPLL                  19         28 #define IMX21_CLK_SPLL                  19
 29 #define IMX21_CLK_NFC_DIV               20         29 #define IMX21_CLK_NFC_DIV               20
 30 #define IMX21_CLK_SSI1_DIV              21         30 #define IMX21_CLK_SSI1_DIV              21
 31 #define IMX21_CLK_SSI2_DIV              22         31 #define IMX21_CLK_SSI2_DIV              22
 32 #define IMX21_CLK_PER1                  23         32 #define IMX21_CLK_PER1                  23
 33 #define IMX21_CLK_PER2                  24         33 #define IMX21_CLK_PER2                  24
 34 #define IMX21_CLK_PER3                  25         34 #define IMX21_CLK_PER3                  25
 35 #define IMX21_CLK_PER4                  26         35 #define IMX21_CLK_PER4                  26
 36 #define IMX21_CLK_UART1_IPG_GATE        27         36 #define IMX21_CLK_UART1_IPG_GATE        27
 37 #define IMX21_CLK_UART2_IPG_GATE        28         37 #define IMX21_CLK_UART2_IPG_GATE        28
 38 #define IMX21_CLK_UART3_IPG_GATE        29         38 #define IMX21_CLK_UART3_IPG_GATE        29
 39 #define IMX21_CLK_UART4_IPG_GATE        30         39 #define IMX21_CLK_UART4_IPG_GATE        30
 40 #define IMX21_CLK_CSPI1_IPG_GATE        31         40 #define IMX21_CLK_CSPI1_IPG_GATE        31
 41 #define IMX21_CLK_CSPI2_IPG_GATE        32         41 #define IMX21_CLK_CSPI2_IPG_GATE        32
 42 #define IMX21_CLK_SSI1_GATE             33         42 #define IMX21_CLK_SSI1_GATE             33
 43 #define IMX21_CLK_SSI2_GATE             34         43 #define IMX21_CLK_SSI2_GATE             34
 44 #define IMX21_CLK_SDHC1_IPG_GATE        35         44 #define IMX21_CLK_SDHC1_IPG_GATE        35
 45 #define IMX21_CLK_SDHC2_IPG_GATE        36         45 #define IMX21_CLK_SDHC2_IPG_GATE        36
 46 #define IMX21_CLK_GPIO_GATE             37         46 #define IMX21_CLK_GPIO_GATE             37
 47 #define IMX21_CLK_I2C_GATE              38         47 #define IMX21_CLK_I2C_GATE              38
 48 #define IMX21_CLK_DMA_GATE              39         48 #define IMX21_CLK_DMA_GATE              39
 49 #define IMX21_CLK_USB_GATE              40         49 #define IMX21_CLK_USB_GATE              40
 50 #define IMX21_CLK_EMMA_GATE             41         50 #define IMX21_CLK_EMMA_GATE             41
 51 #define IMX21_CLK_SSI2_BAUD_GATE        42         51 #define IMX21_CLK_SSI2_BAUD_GATE        42
 52 #define IMX21_CLK_SSI1_BAUD_GATE        43         52 #define IMX21_CLK_SSI1_BAUD_GATE        43
 53 #define IMX21_CLK_LCDC_IPG_GATE         44         53 #define IMX21_CLK_LCDC_IPG_GATE         44
 54 #define IMX21_CLK_NFC_GATE              45         54 #define IMX21_CLK_NFC_GATE              45
 55 #define IMX21_CLK_LCDC_HCLK_GATE        46         55 #define IMX21_CLK_LCDC_HCLK_GATE        46
 56 #define IMX21_CLK_PER4_GATE             47         56 #define IMX21_CLK_PER4_GATE             47
 57 #define IMX21_CLK_BMI_GATE              48         57 #define IMX21_CLK_BMI_GATE              48
 58 #define IMX21_CLK_USB_HCLK_GATE         49         58 #define IMX21_CLK_USB_HCLK_GATE         49
 59 #define IMX21_CLK_SLCDC_GATE            50         59 #define IMX21_CLK_SLCDC_GATE            50
 60 #define IMX21_CLK_SLCDC_HCLK_GATE       51         60 #define IMX21_CLK_SLCDC_HCLK_GATE       51
 61 #define IMX21_CLK_EMMA_HCLK_GATE        52         61 #define IMX21_CLK_EMMA_HCLK_GATE        52
 62 #define IMX21_CLK_BROM_GATE             53         62 #define IMX21_CLK_BROM_GATE             53
 63 #define IMX21_CLK_DMA_HCLK_GATE         54         63 #define IMX21_CLK_DMA_HCLK_GATE         54
 64 #define IMX21_CLK_CSI_HCLK_GATE         55         64 #define IMX21_CLK_CSI_HCLK_GATE         55
 65 #define IMX21_CLK_CSPI3_IPG_GATE        56         65 #define IMX21_CLK_CSPI3_IPG_GATE        56
 66 #define IMX21_CLK_WDOG_GATE             57         66 #define IMX21_CLK_WDOG_GATE             57
 67 #define IMX21_CLK_GPT1_IPG_GATE         58         67 #define IMX21_CLK_GPT1_IPG_GATE         58
 68 #define IMX21_CLK_GPT2_IPG_GATE         59         68 #define IMX21_CLK_GPT2_IPG_GATE         59
 69 #define IMX21_CLK_GPT3_IPG_GATE         60         69 #define IMX21_CLK_GPT3_IPG_GATE         60
 70 #define IMX21_CLK_PWM_IPG_GATE          61         70 #define IMX21_CLK_PWM_IPG_GATE          61
 71 #define IMX21_CLK_RTC_GATE              62         71 #define IMX21_CLK_RTC_GATE              62
 72 #define IMX21_CLK_KPP_GATE              63         72 #define IMX21_CLK_KPP_GATE              63
 73 #define IMX21_CLK_OWIRE_GATE            64         73 #define IMX21_CLK_OWIRE_GATE            64
 74 #define IMX21_CLK_MAX                   65         74 #define IMX21_CLK_MAX                   65
 75                                                    75 
 76 #endif                                             76 #endif
 77                                                    77 

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php