~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/include/dt-bindings/clock/ingenic,jz4760-cgu.h

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /include/dt-bindings/clock/ingenic,jz4760-cgu.h (Architecture alpha) and /include/dt-bindings/clock/ingenic,jz4760-cgu.h (Architecture sparc)


  1 /* SPDX-License-Identifier: GPL-2.0 */              1 /* SPDX-License-Identifier: GPL-2.0 */
  2 /*                                                  2 /*
  3  * This header provides clock numbers for the       3  * This header provides clock numbers for the ingenic,jz4760-cgu DT binding.
  4  */                                                 4  */
  5                                                     5 
  6 #ifndef __DT_BINDINGS_CLOCK_JZ4760_CGU_H__          6 #ifndef __DT_BINDINGS_CLOCK_JZ4760_CGU_H__
  7 #define __DT_BINDINGS_CLOCK_JZ4760_CGU_H__          7 #define __DT_BINDINGS_CLOCK_JZ4760_CGU_H__
  8                                                     8 
  9 #define JZ4760_CLK_EXT          0                   9 #define JZ4760_CLK_EXT          0
 10 #define JZ4760_CLK_OSC32K       1                  10 #define JZ4760_CLK_OSC32K       1
 11 #define JZ4760_CLK_PLL0         2                  11 #define JZ4760_CLK_PLL0         2
 12 #define JZ4760_CLK_PLL0_HALF    3                  12 #define JZ4760_CLK_PLL0_HALF    3
 13 #define JZ4760_CLK_PLL1         4                  13 #define JZ4760_CLK_PLL1         4
 14 #define JZ4760_CLK_CCLK         5                  14 #define JZ4760_CLK_CCLK         5
 15 #define JZ4760_CLK_HCLK         6                  15 #define JZ4760_CLK_HCLK         6
 16 #define JZ4760_CLK_SCLK         7                  16 #define JZ4760_CLK_SCLK         7
 17 #define JZ4760_CLK_H2CLK        8                  17 #define JZ4760_CLK_H2CLK        8
 18 #define JZ4760_CLK_MCLK         9                  18 #define JZ4760_CLK_MCLK         9
 19 #define JZ4760_CLK_PCLK         10                 19 #define JZ4760_CLK_PCLK         10
 20 #define JZ4760_CLK_MMC_MUX      11                 20 #define JZ4760_CLK_MMC_MUX      11
 21 #define JZ4760_CLK_MMC0         12                 21 #define JZ4760_CLK_MMC0         12
 22 #define JZ4760_CLK_MMC1         13                 22 #define JZ4760_CLK_MMC1         13
 23 #define JZ4760_CLK_MMC2         14                 23 #define JZ4760_CLK_MMC2         14
 24 #define JZ4760_CLK_CIM          15                 24 #define JZ4760_CLK_CIM          15
 25 #define JZ4760_CLK_UHC          16                 25 #define JZ4760_CLK_UHC          16
 26 #define JZ4760_CLK_GPU          17                 26 #define JZ4760_CLK_GPU          17
 27 #define JZ4760_CLK_GPS          18                 27 #define JZ4760_CLK_GPS          18
 28 #define JZ4760_CLK_SSI_MUX      19                 28 #define JZ4760_CLK_SSI_MUX      19
 29 #define JZ4760_CLK_PCM          20                 29 #define JZ4760_CLK_PCM          20
 30 #define JZ4760_CLK_I2S          21                 30 #define JZ4760_CLK_I2S          21
 31 #define JZ4760_CLK_OTG          22                 31 #define JZ4760_CLK_OTG          22
 32 #define JZ4760_CLK_SSI0         23                 32 #define JZ4760_CLK_SSI0         23
 33 #define JZ4760_CLK_SSI1         24                 33 #define JZ4760_CLK_SSI1         24
 34 #define JZ4760_CLK_SSI2         25                 34 #define JZ4760_CLK_SSI2         25
 35 #define JZ4760_CLK_DMA          26                 35 #define JZ4760_CLK_DMA          26
 36 #define JZ4760_CLK_I2C0         27                 36 #define JZ4760_CLK_I2C0         27
 37 #define JZ4760_CLK_I2C1         28                 37 #define JZ4760_CLK_I2C1         28
 38 #define JZ4760_CLK_UART0        29                 38 #define JZ4760_CLK_UART0        29
 39 #define JZ4760_CLK_UART1        30                 39 #define JZ4760_CLK_UART1        30
 40 #define JZ4760_CLK_UART2        31                 40 #define JZ4760_CLK_UART2        31
 41 #define JZ4760_CLK_UART3        32                 41 #define JZ4760_CLK_UART3        32
 42 #define JZ4760_CLK_IPU          33                 42 #define JZ4760_CLK_IPU          33
 43 #define JZ4760_CLK_ADC          34                 43 #define JZ4760_CLK_ADC          34
 44 #define JZ4760_CLK_AIC          35                 44 #define JZ4760_CLK_AIC          35
 45 #define JZ4760_CLK_VPU          36                 45 #define JZ4760_CLK_VPU          36
 46 #define JZ4760_CLK_UHC_PHY      37                 46 #define JZ4760_CLK_UHC_PHY      37
 47 #define JZ4760_CLK_OTG_PHY      38                 47 #define JZ4760_CLK_OTG_PHY      38
 48 #define JZ4760_CLK_EXT512       39                 48 #define JZ4760_CLK_EXT512       39
 49 #define JZ4760_CLK_RTC          40                 49 #define JZ4760_CLK_RTC          40
 50 #define JZ4760_CLK_LPCLK_DIV    41                 50 #define JZ4760_CLK_LPCLK_DIV    41
 51 #define JZ4760_CLK_TVE          42                 51 #define JZ4760_CLK_TVE          42
 52 #define JZ4760_CLK_LPCLK        43                 52 #define JZ4760_CLK_LPCLK        43
 53 #define JZ4760_CLK_MDMA         44                 53 #define JZ4760_CLK_MDMA         44
 54 #define JZ4760_CLK_BDMA         45                 54 #define JZ4760_CLK_BDMA         45
 55                                                    55 
 56 #endif /* __DT_BINDINGS_CLOCK_JZ4760_CGU_H__ *     56 #endif /* __DT_BINDINGS_CLOCK_JZ4760_CGU_H__ */
 57                                                    57 

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php