~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/include/dt-bindings/clock/ingenic,jz4780-cgu.h

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /include/dt-bindings/clock/ingenic,jz4780-cgu.h (Version linux-6.12-rc7) and /include/dt-bindings/clock/ingenic,jz4780-cgu.h (Version linux-6.1.116)


  1 /* SPDX-License-Identifier: GPL-2.0 */              1 /* SPDX-License-Identifier: GPL-2.0 */
  2 /*                                                  2 /*
  3  * This header provides clock numbers for the       3  * This header provides clock numbers for the ingenic,jz4780-cgu DT binding.
  4  *                                                  4  *
  5  * They are roughly ordered as:                     5  * They are roughly ordered as:
  6  *   - external clocks                              6  *   - external clocks
  7  *   - PLLs                                         7  *   - PLLs
  8  *   - muxes/dividers in the order they appear      8  *   - muxes/dividers in the order they appear in the jz4780 programmers manual
  9  *   - gates in order of their bit in the CLKG      9  *   - gates in order of their bit in the CLKGR* registers
 10  */                                                10  */
 11                                                    11 
 12 #ifndef __DT_BINDINGS_CLOCK_JZ4780_CGU_H__         12 #ifndef __DT_BINDINGS_CLOCK_JZ4780_CGU_H__
 13 #define __DT_BINDINGS_CLOCK_JZ4780_CGU_H__         13 #define __DT_BINDINGS_CLOCK_JZ4780_CGU_H__
 14                                                    14 
 15 #define JZ4780_CLK_EXCLK                0          15 #define JZ4780_CLK_EXCLK                0
 16 #define JZ4780_CLK_RTCLK                1          16 #define JZ4780_CLK_RTCLK                1
 17 #define JZ4780_CLK_APLL                 2          17 #define JZ4780_CLK_APLL                 2
 18 #define JZ4780_CLK_MPLL                 3          18 #define JZ4780_CLK_MPLL                 3
 19 #define JZ4780_CLK_EPLL                 4          19 #define JZ4780_CLK_EPLL                 4
 20 #define JZ4780_CLK_VPLL                 5          20 #define JZ4780_CLK_VPLL                 5
 21 #define JZ4780_CLK_OTGPHY               6          21 #define JZ4780_CLK_OTGPHY               6
 22 #define JZ4780_CLK_SCLKA                7          22 #define JZ4780_CLK_SCLKA                7
 23 #define JZ4780_CLK_CPUMUX               8          23 #define JZ4780_CLK_CPUMUX               8
 24 #define JZ4780_CLK_CPU                  9          24 #define JZ4780_CLK_CPU                  9
 25 #define JZ4780_CLK_L2CACHE              10         25 #define JZ4780_CLK_L2CACHE              10
 26 #define JZ4780_CLK_AHB0                 11         26 #define JZ4780_CLK_AHB0                 11
 27 #define JZ4780_CLK_AHB2PMUX             12         27 #define JZ4780_CLK_AHB2PMUX             12
 28 #define JZ4780_CLK_AHB2                 13         28 #define JZ4780_CLK_AHB2                 13
 29 #define JZ4780_CLK_PCLK                 14         29 #define JZ4780_CLK_PCLK                 14
 30 #define JZ4780_CLK_DDR                  15         30 #define JZ4780_CLK_DDR                  15
 31 #define JZ4780_CLK_VPU                  16         31 #define JZ4780_CLK_VPU                  16
 32 #define JZ4780_CLK_I2SPLL               17         32 #define JZ4780_CLK_I2SPLL               17
 33 #define JZ4780_CLK_I2S                  18         33 #define JZ4780_CLK_I2S                  18
 34 #define JZ4780_CLK_LCD0PIXCLK   19                 34 #define JZ4780_CLK_LCD0PIXCLK   19
 35 #define JZ4780_CLK_LCD1PIXCLK   20                 35 #define JZ4780_CLK_LCD1PIXCLK   20
 36 #define JZ4780_CLK_MSCMUX               21         36 #define JZ4780_CLK_MSCMUX               21
 37 #define JZ4780_CLK_MSC0                 22         37 #define JZ4780_CLK_MSC0                 22
 38 #define JZ4780_CLK_MSC1                 23         38 #define JZ4780_CLK_MSC1                 23
 39 #define JZ4780_CLK_MSC2                 24         39 #define JZ4780_CLK_MSC2                 24
 40 #define JZ4780_CLK_UHC                  25         40 #define JZ4780_CLK_UHC                  25
 41 #define JZ4780_CLK_SSIPLL               26         41 #define JZ4780_CLK_SSIPLL               26
 42 #define JZ4780_CLK_SSI                  27         42 #define JZ4780_CLK_SSI                  27
 43 #define JZ4780_CLK_CIMMCLK              28         43 #define JZ4780_CLK_CIMMCLK              28
 44 #define JZ4780_CLK_PCMPLL               29         44 #define JZ4780_CLK_PCMPLL               29
 45 #define JZ4780_CLK_PCM                  30         45 #define JZ4780_CLK_PCM                  30
 46 #define JZ4780_CLK_GPU                  31         46 #define JZ4780_CLK_GPU                  31
 47 #define JZ4780_CLK_HDMI                 32         47 #define JZ4780_CLK_HDMI                 32
 48 #define JZ4780_CLK_BCH                  33         48 #define JZ4780_CLK_BCH                  33
 49 #define JZ4780_CLK_NEMC                 34         49 #define JZ4780_CLK_NEMC                 34
 50 #define JZ4780_CLK_OTG0                 35         50 #define JZ4780_CLK_OTG0                 35
 51 #define JZ4780_CLK_SSI0                 36         51 #define JZ4780_CLK_SSI0                 36
 52 #define JZ4780_CLK_SMB0                 37         52 #define JZ4780_CLK_SMB0                 37
 53 #define JZ4780_CLK_SMB1                 38         53 #define JZ4780_CLK_SMB1                 38
 54 #define JZ4780_CLK_SCC                  39         54 #define JZ4780_CLK_SCC                  39
 55 #define JZ4780_CLK_AIC                  40         55 #define JZ4780_CLK_AIC                  40
 56 #define JZ4780_CLK_TSSI0                41         56 #define JZ4780_CLK_TSSI0                41
 57 #define JZ4780_CLK_OWI                  42         57 #define JZ4780_CLK_OWI                  42
 58 #define JZ4780_CLK_KBC                  43         58 #define JZ4780_CLK_KBC                  43
 59 #define JZ4780_CLK_SADC                 44         59 #define JZ4780_CLK_SADC                 44
 60 #define JZ4780_CLK_UART0                45         60 #define JZ4780_CLK_UART0                45
 61 #define JZ4780_CLK_UART1                46         61 #define JZ4780_CLK_UART1                46
 62 #define JZ4780_CLK_UART2                47         62 #define JZ4780_CLK_UART2                47
 63 #define JZ4780_CLK_UART3                48         63 #define JZ4780_CLK_UART3                48
 64 #define JZ4780_CLK_SSI1                 49         64 #define JZ4780_CLK_SSI1                 49
 65 #define JZ4780_CLK_SSI2                 50         65 #define JZ4780_CLK_SSI2                 50
 66 #define JZ4780_CLK_PDMA                 51         66 #define JZ4780_CLK_PDMA                 51
 67 #define JZ4780_CLK_GPS                  52         67 #define JZ4780_CLK_GPS                  52
 68 #define JZ4780_CLK_MAC                  53         68 #define JZ4780_CLK_MAC                  53
 69 #define JZ4780_CLK_SMB2                 54         69 #define JZ4780_CLK_SMB2                 54
 70 #define JZ4780_CLK_CIM                  55         70 #define JZ4780_CLK_CIM                  55
 71 #define JZ4780_CLK_LCD                  56         71 #define JZ4780_CLK_LCD                  56
 72 #define JZ4780_CLK_TVE                  57         72 #define JZ4780_CLK_TVE                  57
 73 #define JZ4780_CLK_IPU                  58         73 #define JZ4780_CLK_IPU                  58
 74 #define JZ4780_CLK_DDR0                 59         74 #define JZ4780_CLK_DDR0                 59
 75 #define JZ4780_CLK_DDR1                 60         75 #define JZ4780_CLK_DDR1                 60
 76 #define JZ4780_CLK_SMB3                 61         76 #define JZ4780_CLK_SMB3                 61
 77 #define JZ4780_CLK_TSSI1                62         77 #define JZ4780_CLK_TSSI1                62
 78 #define JZ4780_CLK_COMPRESS             63         78 #define JZ4780_CLK_COMPRESS             63
 79 #define JZ4780_CLK_AIC1                 64         79 #define JZ4780_CLK_AIC1                 64
 80 #define JZ4780_CLK_GPVLC                65         80 #define JZ4780_CLK_GPVLC                65
 81 #define JZ4780_CLK_OTG1                 66         81 #define JZ4780_CLK_OTG1                 66
 82 #define JZ4780_CLK_UART4                67         82 #define JZ4780_CLK_UART4                67
 83 #define JZ4780_CLK_AHBMON               68         83 #define JZ4780_CLK_AHBMON               68
 84 #define JZ4780_CLK_SMB4                 69         84 #define JZ4780_CLK_SMB4                 69
 85 #define JZ4780_CLK_DES                  70         85 #define JZ4780_CLK_DES                  70
 86 #define JZ4780_CLK_X2D                  71         86 #define JZ4780_CLK_X2D                  71
 87 #define JZ4780_CLK_CORE1                72         87 #define JZ4780_CLK_CORE1                72
 88 #define JZ4780_CLK_EXCLK_DIV512 73                 88 #define JZ4780_CLK_EXCLK_DIV512 73
 89 #define JZ4780_CLK_RTC                  74         89 #define JZ4780_CLK_RTC                  74
 90                                                    90 
 91 #endif /* __DT_BINDINGS_CLOCK_JZ4780_CGU_H__ *     91 #endif /* __DT_BINDINGS_CLOCK_JZ4780_CGU_H__ */
 92                                                    92 

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php