~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/include/dt-bindings/clock/marvell,mmp2.h

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /include/dt-bindings/clock/marvell,mmp2.h (Architecture sparc) and /include/dt-bindings/clock/marvell,mmp2.h (Architecture ppc)


  1 /* SPDX-License-Identifier: GPL-2.0 */              1 /* SPDX-License-Identifier: GPL-2.0 */
  2 #ifndef __DTS_MARVELL_MMP2_CLOCK_H                  2 #ifndef __DTS_MARVELL_MMP2_CLOCK_H
  3 #define __DTS_MARVELL_MMP2_CLOCK_H                  3 #define __DTS_MARVELL_MMP2_CLOCK_H
  4                                                     4 
  5 /* fixed clocks and plls */                         5 /* fixed clocks and plls */
  6 #define MMP2_CLK_CLK32                  1           6 #define MMP2_CLK_CLK32                  1
  7 #define MMP2_CLK_VCTCXO                 2           7 #define MMP2_CLK_VCTCXO                 2
  8 #define MMP2_CLK_PLL1                   3           8 #define MMP2_CLK_PLL1                   3
  9 #define MMP2_CLK_PLL1_2                 8           9 #define MMP2_CLK_PLL1_2                 8
 10 #define MMP2_CLK_PLL1_4                 9          10 #define MMP2_CLK_PLL1_4                 9
 11 #define MMP2_CLK_PLL1_8                 10         11 #define MMP2_CLK_PLL1_8                 10
 12 #define MMP2_CLK_PLL1_16                11         12 #define MMP2_CLK_PLL1_16                11
 13 #define MMP2_CLK_PLL1_3                 12         13 #define MMP2_CLK_PLL1_3                 12
 14 #define MMP2_CLK_PLL1_6                 13         14 #define MMP2_CLK_PLL1_6                 13
 15 #define MMP2_CLK_PLL1_12                14         15 #define MMP2_CLK_PLL1_12                14
 16 #define MMP2_CLK_PLL1_20                15         16 #define MMP2_CLK_PLL1_20                15
 17 #define MMP2_CLK_PLL2                   16         17 #define MMP2_CLK_PLL2                   16
 18 #define MMP2_CLK_PLL2_2                 17         18 #define MMP2_CLK_PLL2_2                 17
 19 #define MMP2_CLK_PLL2_4                 18         19 #define MMP2_CLK_PLL2_4                 18
 20 #define MMP2_CLK_PLL2_8                 19         20 #define MMP2_CLK_PLL2_8                 19
 21 #define MMP2_CLK_PLL2_16                20         21 #define MMP2_CLK_PLL2_16                20
 22 #define MMP2_CLK_PLL2_3                 21         22 #define MMP2_CLK_PLL2_3                 21
 23 #define MMP2_CLK_PLL2_6                 22         23 #define MMP2_CLK_PLL2_6                 22
 24 #define MMP2_CLK_PLL2_12                23         24 #define MMP2_CLK_PLL2_12                23
 25 #define MMP2_CLK_VCTCXO_2               24         25 #define MMP2_CLK_VCTCXO_2               24
 26 #define MMP2_CLK_VCTCXO_4               25         26 #define MMP2_CLK_VCTCXO_4               25
 27 #define MMP2_CLK_UART_PLL               26         27 #define MMP2_CLK_UART_PLL               26
 28 #define MMP2_CLK_USB_PLL                27         28 #define MMP2_CLK_USB_PLL                27
 29 #define MMP3_CLK_PLL1_P                 28         29 #define MMP3_CLK_PLL1_P                 28
 30 #define MMP3_CLK_PLL2_P                 29         30 #define MMP3_CLK_PLL2_P                 29
 31 #define MMP3_CLK_PLL3                   30         31 #define MMP3_CLK_PLL3                   30
 32 #define MMP2_CLK_I2S0                   31         32 #define MMP2_CLK_I2S0                   31
 33 #define MMP2_CLK_I2S1                   32         33 #define MMP2_CLK_I2S1                   32
 34                                                    34 
 35 /* apb peripherals */                              35 /* apb peripherals */
 36 #define MMP2_CLK_TWSI0                  60         36 #define MMP2_CLK_TWSI0                  60
 37 #define MMP2_CLK_TWSI1                  61         37 #define MMP2_CLK_TWSI1                  61
 38 #define MMP2_CLK_TWSI2                  62         38 #define MMP2_CLK_TWSI2                  62
 39 #define MMP2_CLK_TWSI3                  63         39 #define MMP2_CLK_TWSI3                  63
 40 #define MMP2_CLK_TWSI4                  64         40 #define MMP2_CLK_TWSI4                  64
 41 #define MMP2_CLK_TWSI5                  65         41 #define MMP2_CLK_TWSI5                  65
 42 #define MMP2_CLK_GPIO                   66         42 #define MMP2_CLK_GPIO                   66
 43 #define MMP2_CLK_KPC                    67         43 #define MMP2_CLK_KPC                    67
 44 #define MMP2_CLK_RTC                    68         44 #define MMP2_CLK_RTC                    68
 45 #define MMP2_CLK_PWM0                   69         45 #define MMP2_CLK_PWM0                   69
 46 #define MMP2_CLK_PWM1                   70         46 #define MMP2_CLK_PWM1                   70
 47 #define MMP2_CLK_PWM2                   71         47 #define MMP2_CLK_PWM2                   71
 48 #define MMP2_CLK_PWM3                   72         48 #define MMP2_CLK_PWM3                   72
 49 #define MMP2_CLK_UART0                  73         49 #define MMP2_CLK_UART0                  73
 50 #define MMP2_CLK_UART1                  74         50 #define MMP2_CLK_UART1                  74
 51 #define MMP2_CLK_UART2                  75         51 #define MMP2_CLK_UART2                  75
 52 #define MMP2_CLK_UART3                  76         52 #define MMP2_CLK_UART3                  76
 53 #define MMP2_CLK_SSP0                   77         53 #define MMP2_CLK_SSP0                   77
 54 #define MMP2_CLK_SSP1                   78         54 #define MMP2_CLK_SSP1                   78
 55 #define MMP2_CLK_SSP2                   79         55 #define MMP2_CLK_SSP2                   79
 56 #define MMP2_CLK_SSP3                   80         56 #define MMP2_CLK_SSP3                   80
 57 #define MMP2_CLK_TIMER                  81         57 #define MMP2_CLK_TIMER                  81
 58 #define MMP2_CLK_THERMAL0               82         58 #define MMP2_CLK_THERMAL0               82
 59 #define MMP3_CLK_THERMAL1               83         59 #define MMP3_CLK_THERMAL1               83
 60 #define MMP3_CLK_THERMAL2               84         60 #define MMP3_CLK_THERMAL2               84
 61 #define MMP3_CLK_THERMAL3               85         61 #define MMP3_CLK_THERMAL3               85
 62                                                    62 
 63 /* axi peripherals */                              63 /* axi peripherals */
 64 #define MMP2_CLK_SDH0                   101        64 #define MMP2_CLK_SDH0                   101
 65 #define MMP2_CLK_SDH1                   102        65 #define MMP2_CLK_SDH1                   102
 66 #define MMP2_CLK_SDH2                   103        66 #define MMP2_CLK_SDH2                   103
 67 #define MMP2_CLK_SDH3                   104        67 #define MMP2_CLK_SDH3                   104
 68 #define MMP2_CLK_USB                    105        68 #define MMP2_CLK_USB                    105
 69 #define MMP2_CLK_DISP0                  106        69 #define MMP2_CLK_DISP0                  106
 70 #define MMP2_CLK_DISP0_MUX              107        70 #define MMP2_CLK_DISP0_MUX              107
 71 #define MMP2_CLK_DISP0_SPHY             108        71 #define MMP2_CLK_DISP0_SPHY             108
 72 #define MMP2_CLK_DISP1                  109        72 #define MMP2_CLK_DISP1                  109
 73 #define MMP2_CLK_DISP1_MUX              110        73 #define MMP2_CLK_DISP1_MUX              110
 74 #define MMP2_CLK_CCIC_ARBITER           111        74 #define MMP2_CLK_CCIC_ARBITER           111
 75 #define MMP2_CLK_CCIC0                  112        75 #define MMP2_CLK_CCIC0                  112
 76 #define MMP2_CLK_CCIC0_MIX              113        76 #define MMP2_CLK_CCIC0_MIX              113
 77 #define MMP2_CLK_CCIC0_PHY              114        77 #define MMP2_CLK_CCIC0_PHY              114
 78 #define MMP2_CLK_CCIC0_SPHY             115        78 #define MMP2_CLK_CCIC0_SPHY             115
 79 #define MMP2_CLK_CCIC1                  116        79 #define MMP2_CLK_CCIC1                  116
 80 #define MMP2_CLK_CCIC1_MIX              117        80 #define MMP2_CLK_CCIC1_MIX              117
 81 #define MMP2_CLK_CCIC1_PHY              118        81 #define MMP2_CLK_CCIC1_PHY              118
 82 #define MMP2_CLK_CCIC1_SPHY             119        82 #define MMP2_CLK_CCIC1_SPHY             119
 83 #define MMP2_CLK_DISP0_LCDC             120        83 #define MMP2_CLK_DISP0_LCDC             120
 84 #define MMP2_CLK_USBHSIC0               121        84 #define MMP2_CLK_USBHSIC0               121
 85 #define MMP2_CLK_USBHSIC1               122        85 #define MMP2_CLK_USBHSIC1               122
 86 #define MMP2_CLK_GPU_BUS                123        86 #define MMP2_CLK_GPU_BUS                123
 87 #define MMP3_CLK_GPU_BUS                MMP2_C     87 #define MMP3_CLK_GPU_BUS                MMP2_CLK_GPU_BUS
 88 #define MMP2_CLK_GPU_3D                 124        88 #define MMP2_CLK_GPU_3D                 124
 89 #define MMP3_CLK_GPU_3D                 MMP2_C     89 #define MMP3_CLK_GPU_3D                 MMP2_CLK_GPU_3D
 90 #define MMP3_CLK_GPU_2D                 125        90 #define MMP3_CLK_GPU_2D                 125
 91 #define MMP3_CLK_SDH4                   126        91 #define MMP3_CLK_SDH4                   126
 92 #define MMP2_CLK_AUDIO                  127        92 #define MMP2_CLK_AUDIO                  127
 93                                                    93 
 94 #endif                                             94 #endif
 95                                                    95 

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php