~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/include/dt-bindings/clock/mediatek,mt7981-clk.h

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /include/dt-bindings/clock/mediatek,mt7981-clk.h (Architecture ppc) and /include/dt-bindings/clock/mediatek,mt7981-clk.h (Architecture sparc)


  1 /* SPDX-License-Identifier: (GPL-2.0-only OR B      1 /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
  2 /*                                                  2 /*
  3  * Copyright (c) 2021 MediaTek Inc.                 3  * Copyright (c) 2021 MediaTek Inc.
  4  * Author: Wenzhen.Yu <wenzhen.yu@mediatek.com      4  * Author: Wenzhen.Yu <wenzhen.yu@mediatek.com>
  5  * Author: Jianhui Zhao <zhaojh329@gmail.com>       5  * Author: Jianhui Zhao <zhaojh329@gmail.com>
  6  * Author: Daniel Golle <daniel@makrotopia.org      6  * Author: Daniel Golle <daniel@makrotopia.org>
  7  */                                                 7  */
  8                                                     8 
  9 #ifndef _DT_BINDINGS_CLK_MT7981_H                   9 #ifndef _DT_BINDINGS_CLK_MT7981_H
 10 #define _DT_BINDINGS_CLK_MT7981_H                  10 #define _DT_BINDINGS_CLK_MT7981_H
 11                                                    11 
 12 /* TOPCKGEN */                                     12 /* TOPCKGEN */
 13 #define CLK_TOP_CB_CKSQ_40M             0          13 #define CLK_TOP_CB_CKSQ_40M             0
 14 #define CLK_TOP_CB_M_416M               1          14 #define CLK_TOP_CB_M_416M               1
 15 #define CLK_TOP_CB_M_D2                 2          15 #define CLK_TOP_CB_M_D2                 2
 16 #define CLK_TOP_CB_M_D3                 3          16 #define CLK_TOP_CB_M_D3                 3
 17 #define CLK_TOP_M_D3_D2                 4          17 #define CLK_TOP_M_D3_D2                 4
 18 #define CLK_TOP_CB_M_D4                 5          18 #define CLK_TOP_CB_M_D4                 5
 19 #define CLK_TOP_CB_M_D8                 6          19 #define CLK_TOP_CB_M_D8                 6
 20 #define CLK_TOP_M_D8_D2                 7          20 #define CLK_TOP_M_D8_D2                 7
 21 #define CLK_TOP_CB_MM_720M              8          21 #define CLK_TOP_CB_MM_720M              8
 22 #define CLK_TOP_CB_MM_D2                9          22 #define CLK_TOP_CB_MM_D2                9
 23 #define CLK_TOP_CB_MM_D3                10         23 #define CLK_TOP_CB_MM_D3                10
 24 #define CLK_TOP_CB_MM_D3_D5             11         24 #define CLK_TOP_CB_MM_D3_D5             11
 25 #define CLK_TOP_CB_MM_D4                12         25 #define CLK_TOP_CB_MM_D4                12
 26 #define CLK_TOP_CB_MM_D6                13         26 #define CLK_TOP_CB_MM_D6                13
 27 #define CLK_TOP_MM_D6_D2                14         27 #define CLK_TOP_MM_D6_D2                14
 28 #define CLK_TOP_CB_MM_D8                15         28 #define CLK_TOP_CB_MM_D8                15
 29 #define CLK_TOP_CB_APLL2_196M           16         29 #define CLK_TOP_CB_APLL2_196M           16
 30 #define CLK_TOP_APLL2_D2                17         30 #define CLK_TOP_APLL2_D2                17
 31 #define CLK_TOP_APLL2_D4                18         31 #define CLK_TOP_APLL2_D4                18
 32 #define CLK_TOP_NET1_2500M              19         32 #define CLK_TOP_NET1_2500M              19
 33 #define CLK_TOP_CB_NET1_D4              20         33 #define CLK_TOP_CB_NET1_D4              20
 34 #define CLK_TOP_CB_NET1_D5              21         34 #define CLK_TOP_CB_NET1_D5              21
 35 #define CLK_TOP_NET1_D5_D2              22         35 #define CLK_TOP_NET1_D5_D2              22
 36 #define CLK_TOP_NET1_D5_D4              23         36 #define CLK_TOP_NET1_D5_D4              23
 37 #define CLK_TOP_CB_NET1_D8              24         37 #define CLK_TOP_CB_NET1_D8              24
 38 #define CLK_TOP_NET1_D8_D2              25         38 #define CLK_TOP_NET1_D8_D2              25
 39 #define CLK_TOP_NET1_D8_D4              26         39 #define CLK_TOP_NET1_D8_D4              26
 40 #define CLK_TOP_CB_NET2_800M            27         40 #define CLK_TOP_CB_NET2_800M            27
 41 #define CLK_TOP_CB_NET2_D2              28         41 #define CLK_TOP_CB_NET2_D2              28
 42 #define CLK_TOP_CB_NET2_D4              29         42 #define CLK_TOP_CB_NET2_D4              29
 43 #define CLK_TOP_NET2_D4_D2              30         43 #define CLK_TOP_NET2_D4_D2              30
 44 #define CLK_TOP_NET2_D4_D4              31         44 #define CLK_TOP_NET2_D4_D4              31
 45 #define CLK_TOP_CB_NET2_D6              32         45 #define CLK_TOP_CB_NET2_D6              32
 46 #define CLK_TOP_CB_WEDMCU_208M          33         46 #define CLK_TOP_CB_WEDMCU_208M          33
 47 #define CLK_TOP_CB_SGM_325M             34         47 #define CLK_TOP_CB_SGM_325M             34
 48 #define CLK_TOP_CKSQ_40M_D2             35         48 #define CLK_TOP_CKSQ_40M_D2             35
 49 #define CLK_TOP_CB_RTC_32K              36         49 #define CLK_TOP_CB_RTC_32K              36
 50 #define CLK_TOP_CB_RTC_32P7K            37         50 #define CLK_TOP_CB_RTC_32P7K            37
 51 #define CLK_TOP_USB_TX250M              38         51 #define CLK_TOP_USB_TX250M              38
 52 #define CLK_TOP_FAUD                    39         52 #define CLK_TOP_FAUD                    39
 53 #define CLK_TOP_NFI1X                   40         53 #define CLK_TOP_NFI1X                   40
 54 #define CLK_TOP_USB_EQ_RX250M           41         54 #define CLK_TOP_USB_EQ_RX250M           41
 55 #define CLK_TOP_USB_CDR_CK              42         55 #define CLK_TOP_USB_CDR_CK              42
 56 #define CLK_TOP_USB_LN0_CK              43         56 #define CLK_TOP_USB_LN0_CK              43
 57 #define CLK_TOP_SPINFI_BCK              44         57 #define CLK_TOP_SPINFI_BCK              44
 58 #define CLK_TOP_SPI                     45         58 #define CLK_TOP_SPI                     45
 59 #define CLK_TOP_SPIM_MST                46         59 #define CLK_TOP_SPIM_MST                46
 60 #define CLK_TOP_UART_BCK                47         60 #define CLK_TOP_UART_BCK                47
 61 #define CLK_TOP_PWM_BCK                 48         61 #define CLK_TOP_PWM_BCK                 48
 62 #define CLK_TOP_I2C_BCK                 49         62 #define CLK_TOP_I2C_BCK                 49
 63 #define CLK_TOP_PEXTP_TL                50         63 #define CLK_TOP_PEXTP_TL                50
 64 #define CLK_TOP_EMMC_208M               51         64 #define CLK_TOP_EMMC_208M               51
 65 #define CLK_TOP_EMMC_400M               52         65 #define CLK_TOP_EMMC_400M               52
 66 #define CLK_TOP_DRAMC_REF               53         66 #define CLK_TOP_DRAMC_REF               53
 67 #define CLK_TOP_DRAMC_MD32              54         67 #define CLK_TOP_DRAMC_MD32              54
 68 #define CLK_TOP_SYSAXI                  55         68 #define CLK_TOP_SYSAXI                  55
 69 #define CLK_TOP_SYSAPB                  56         69 #define CLK_TOP_SYSAPB                  56
 70 #define CLK_TOP_ARM_DB_MAIN             57         70 #define CLK_TOP_ARM_DB_MAIN             57
 71 #define CLK_TOP_AP2CNN_HOST             58         71 #define CLK_TOP_AP2CNN_HOST             58
 72 #define CLK_TOP_NETSYS                  59         72 #define CLK_TOP_NETSYS                  59
 73 #define CLK_TOP_NETSYS_500M             60         73 #define CLK_TOP_NETSYS_500M             60
 74 #define CLK_TOP_NETSYS_WED_MCU          61         74 #define CLK_TOP_NETSYS_WED_MCU          61
 75 #define CLK_TOP_NETSYS_2X               62         75 #define CLK_TOP_NETSYS_2X               62
 76 #define CLK_TOP_SGM_325M                63         76 #define CLK_TOP_SGM_325M                63
 77 #define CLK_TOP_SGM_REG                 64         77 #define CLK_TOP_SGM_REG                 64
 78 #define CLK_TOP_F26M                    65         78 #define CLK_TOP_F26M                    65
 79 #define CLK_TOP_EIP97B                  66         79 #define CLK_TOP_EIP97B                  66
 80 #define CLK_TOP_USB3_PHY                67         80 #define CLK_TOP_USB3_PHY                67
 81 #define CLK_TOP_AUD                     68         81 #define CLK_TOP_AUD                     68
 82 #define CLK_TOP_A1SYS                   69         82 #define CLK_TOP_A1SYS                   69
 83 #define CLK_TOP_AUD_L                   70         83 #define CLK_TOP_AUD_L                   70
 84 #define CLK_TOP_A_TUNER                 71         84 #define CLK_TOP_A_TUNER                 71
 85 #define CLK_TOP_U2U3_REF                72         85 #define CLK_TOP_U2U3_REF                72
 86 #define CLK_TOP_U2U3_SYS                73         86 #define CLK_TOP_U2U3_SYS                73
 87 #define CLK_TOP_U2U3_XHCI               74         87 #define CLK_TOP_U2U3_XHCI               74
 88 #define CLK_TOP_USB_FRMCNT              75         88 #define CLK_TOP_USB_FRMCNT              75
 89 #define CLK_TOP_NFI1X_SEL               76         89 #define CLK_TOP_NFI1X_SEL               76
 90 #define CLK_TOP_SPINFI_SEL              77         90 #define CLK_TOP_SPINFI_SEL              77
 91 #define CLK_TOP_SPI_SEL                 78         91 #define CLK_TOP_SPI_SEL                 78
 92 #define CLK_TOP_SPIM_MST_SEL            79         92 #define CLK_TOP_SPIM_MST_SEL            79
 93 #define CLK_TOP_UART_SEL                80         93 #define CLK_TOP_UART_SEL                80
 94 #define CLK_TOP_PWM_SEL                 81         94 #define CLK_TOP_PWM_SEL                 81
 95 #define CLK_TOP_I2C_SEL                 82         95 #define CLK_TOP_I2C_SEL                 82
 96 #define CLK_TOP_PEXTP_TL_SEL            83         96 #define CLK_TOP_PEXTP_TL_SEL            83
 97 #define CLK_TOP_EMMC_208M_SEL           84         97 #define CLK_TOP_EMMC_208M_SEL           84
 98 #define CLK_TOP_EMMC_400M_SEL           85         98 #define CLK_TOP_EMMC_400M_SEL           85
 99 #define CLK_TOP_F26M_SEL                86         99 #define CLK_TOP_F26M_SEL                86
100 #define CLK_TOP_DRAMC_SEL               87        100 #define CLK_TOP_DRAMC_SEL               87
101 #define CLK_TOP_DRAMC_MD32_SEL          88        101 #define CLK_TOP_DRAMC_MD32_SEL          88
102 #define CLK_TOP_SYSAXI_SEL              89        102 #define CLK_TOP_SYSAXI_SEL              89
103 #define CLK_TOP_SYSAPB_SEL              90        103 #define CLK_TOP_SYSAPB_SEL              90
104 #define CLK_TOP_ARM_DB_MAIN_SEL         91        104 #define CLK_TOP_ARM_DB_MAIN_SEL         91
105 #define CLK_TOP_AP2CNN_HOST_SEL         92        105 #define CLK_TOP_AP2CNN_HOST_SEL         92
106 #define CLK_TOP_NETSYS_SEL              93        106 #define CLK_TOP_NETSYS_SEL              93
107 #define CLK_TOP_NETSYS_500M_SEL         94        107 #define CLK_TOP_NETSYS_500M_SEL         94
108 #define CLK_TOP_NETSYS_MCU_SEL          95        108 #define CLK_TOP_NETSYS_MCU_SEL          95
109 #define CLK_TOP_NETSYS_2X_SEL           96        109 #define CLK_TOP_NETSYS_2X_SEL           96
110 #define CLK_TOP_SGM_325M_SEL            97        110 #define CLK_TOP_SGM_325M_SEL            97
111 #define CLK_TOP_SGM_REG_SEL             98        111 #define CLK_TOP_SGM_REG_SEL             98
112 #define CLK_TOP_EIP97B_SEL              99        112 #define CLK_TOP_EIP97B_SEL              99
113 #define CLK_TOP_USB3_PHY_SEL            100       113 #define CLK_TOP_USB3_PHY_SEL            100
114 #define CLK_TOP_AUD_SEL                 101       114 #define CLK_TOP_AUD_SEL                 101
115 #define CLK_TOP_A1SYS_SEL               102       115 #define CLK_TOP_A1SYS_SEL               102
116 #define CLK_TOP_AUD_L_SEL               103       116 #define CLK_TOP_AUD_L_SEL               103
117 #define CLK_TOP_A_TUNER_SEL             104       117 #define CLK_TOP_A_TUNER_SEL             104
118 #define CLK_TOP_U2U3_SEL                105       118 #define CLK_TOP_U2U3_SEL                105
119 #define CLK_TOP_U2U3_SYS_SEL            106       119 #define CLK_TOP_U2U3_SYS_SEL            106
120 #define CLK_TOP_U2U3_XHCI_SEL           107       120 #define CLK_TOP_U2U3_XHCI_SEL           107
121 #define CLK_TOP_USB_FRMCNT_SEL          108       121 #define CLK_TOP_USB_FRMCNT_SEL          108
122 #define CLK_TOP_AUD_I2S_M               109       122 #define CLK_TOP_AUD_I2S_M               109
123                                                   123 
124 /* INFRACFG */                                    124 /* INFRACFG */
125 #define CLK_INFRA_66M_MCK               0         125 #define CLK_INFRA_66M_MCK               0
126 #define CLK_INFRA_UART0_SEL             1         126 #define CLK_INFRA_UART0_SEL             1
127 #define CLK_INFRA_UART1_SEL             2         127 #define CLK_INFRA_UART1_SEL             2
128 #define CLK_INFRA_UART2_SEL             3         128 #define CLK_INFRA_UART2_SEL             3
129 #define CLK_INFRA_SPI0_SEL              4         129 #define CLK_INFRA_SPI0_SEL              4
130 #define CLK_INFRA_SPI1_SEL              5         130 #define CLK_INFRA_SPI1_SEL              5
131 #define CLK_INFRA_SPI2_SEL              6         131 #define CLK_INFRA_SPI2_SEL              6
132 #define CLK_INFRA_PWM1_SEL              7         132 #define CLK_INFRA_PWM1_SEL              7
133 #define CLK_INFRA_PWM2_SEL              8         133 #define CLK_INFRA_PWM2_SEL              8
134 #define CLK_INFRA_PWM3_SEL              9         134 #define CLK_INFRA_PWM3_SEL              9
135 #define CLK_INFRA_PWM_BSEL              10        135 #define CLK_INFRA_PWM_BSEL              10
136 #define CLK_INFRA_PCIE_SEL              11        136 #define CLK_INFRA_PCIE_SEL              11
137 #define CLK_INFRA_GPT_STA               12        137 #define CLK_INFRA_GPT_STA               12
138 #define CLK_INFRA_PWM_HCK               13        138 #define CLK_INFRA_PWM_HCK               13
139 #define CLK_INFRA_PWM_STA               14        139 #define CLK_INFRA_PWM_STA               14
140 #define CLK_INFRA_PWM1_CK               15        140 #define CLK_INFRA_PWM1_CK               15
141 #define CLK_INFRA_PWM2_CK               16        141 #define CLK_INFRA_PWM2_CK               16
142 #define CLK_INFRA_PWM3_CK               17        142 #define CLK_INFRA_PWM3_CK               17
143 #define CLK_INFRA_CQ_DMA_CK             18        143 #define CLK_INFRA_CQ_DMA_CK             18
144 #define CLK_INFRA_AUD_BUS_CK            19        144 #define CLK_INFRA_AUD_BUS_CK            19
145 #define CLK_INFRA_AUD_26M_CK            20        145 #define CLK_INFRA_AUD_26M_CK            20
146 #define CLK_INFRA_AUD_L_CK              21        146 #define CLK_INFRA_AUD_L_CK              21
147 #define CLK_INFRA_AUD_AUD_CK            22        147 #define CLK_INFRA_AUD_AUD_CK            22
148 #define CLK_INFRA_AUD_EG2_CK            23        148 #define CLK_INFRA_AUD_EG2_CK            23
149 #define CLK_INFRA_DRAMC_26M_CK          24        149 #define CLK_INFRA_DRAMC_26M_CK          24
150 #define CLK_INFRA_DBG_CK                25        150 #define CLK_INFRA_DBG_CK                25
151 #define CLK_INFRA_AP_DMA_CK             26        151 #define CLK_INFRA_AP_DMA_CK             26
152 #define CLK_INFRA_SEJ_CK                27        152 #define CLK_INFRA_SEJ_CK                27
153 #define CLK_INFRA_SEJ_13M_CK            28        153 #define CLK_INFRA_SEJ_13M_CK            28
154 #define CLK_INFRA_THERM_CK              29        154 #define CLK_INFRA_THERM_CK              29
155 #define CLK_INFRA_I2C0_CK               30        155 #define CLK_INFRA_I2C0_CK               30
156 #define CLK_INFRA_UART0_CK              31        156 #define CLK_INFRA_UART0_CK              31
157 #define CLK_INFRA_UART1_CK              32        157 #define CLK_INFRA_UART1_CK              32
158 #define CLK_INFRA_UART2_CK              33        158 #define CLK_INFRA_UART2_CK              33
159 #define CLK_INFRA_SPI2_CK               34        159 #define CLK_INFRA_SPI2_CK               34
160 #define CLK_INFRA_SPI2_HCK_CK           35        160 #define CLK_INFRA_SPI2_HCK_CK           35
161 #define CLK_INFRA_NFI1_CK               36        161 #define CLK_INFRA_NFI1_CK               36
162 #define CLK_INFRA_SPINFI1_CK            37        162 #define CLK_INFRA_SPINFI1_CK            37
163 #define CLK_INFRA_NFI_HCK_CK            38        163 #define CLK_INFRA_NFI_HCK_CK            38
164 #define CLK_INFRA_SPI0_CK               39        164 #define CLK_INFRA_SPI0_CK               39
165 #define CLK_INFRA_SPI1_CK               40        165 #define CLK_INFRA_SPI1_CK               40
166 #define CLK_INFRA_SPI0_HCK_CK           41        166 #define CLK_INFRA_SPI0_HCK_CK           41
167 #define CLK_INFRA_SPI1_HCK_CK           42        167 #define CLK_INFRA_SPI1_HCK_CK           42
168 #define CLK_INFRA_FRTC_CK               43        168 #define CLK_INFRA_FRTC_CK               43
169 #define CLK_INFRA_MSDC_CK               44        169 #define CLK_INFRA_MSDC_CK               44
170 #define CLK_INFRA_MSDC_HCK_CK           45        170 #define CLK_INFRA_MSDC_HCK_CK           45
171 #define CLK_INFRA_MSDC_133M_CK          46        171 #define CLK_INFRA_MSDC_133M_CK          46
172 #define CLK_INFRA_MSDC_66M_CK           47        172 #define CLK_INFRA_MSDC_66M_CK           47
173 #define CLK_INFRA_ADC_26M_CK            48        173 #define CLK_INFRA_ADC_26M_CK            48
174 #define CLK_INFRA_ADC_FRC_CK            49        174 #define CLK_INFRA_ADC_FRC_CK            49
175 #define CLK_INFRA_FBIST2FPC_CK          50        175 #define CLK_INFRA_FBIST2FPC_CK          50
176 #define CLK_INFRA_I2C_MCK_CK            51        176 #define CLK_INFRA_I2C_MCK_CK            51
177 #define CLK_INFRA_I2C_PCK_CK            52        177 #define CLK_INFRA_I2C_PCK_CK            52
178 #define CLK_INFRA_IUSB_133_CK           53        178 #define CLK_INFRA_IUSB_133_CK           53
179 #define CLK_INFRA_IUSB_66M_CK           54        179 #define CLK_INFRA_IUSB_66M_CK           54
180 #define CLK_INFRA_IUSB_SYS_CK           55        180 #define CLK_INFRA_IUSB_SYS_CK           55
181 #define CLK_INFRA_IUSB_CK               56        181 #define CLK_INFRA_IUSB_CK               56
182 #define CLK_INFRA_IPCIE_CK              57        182 #define CLK_INFRA_IPCIE_CK              57
183 #define CLK_INFRA_IPCIE_PIPE_CK         58        183 #define CLK_INFRA_IPCIE_PIPE_CK         58
184 #define CLK_INFRA_IPCIER_CK             59        184 #define CLK_INFRA_IPCIER_CK             59
185 #define CLK_INFRA_IPCIEB_CK             60        185 #define CLK_INFRA_IPCIEB_CK             60
186                                                   186 
187 /* APMIXEDSYS */                                  187 /* APMIXEDSYS */
188 #define CLK_APMIXED_ARMPLL              0         188 #define CLK_APMIXED_ARMPLL              0
189 #define CLK_APMIXED_NET2PLL             1         189 #define CLK_APMIXED_NET2PLL             1
190 #define CLK_APMIXED_MMPLL               2         190 #define CLK_APMIXED_MMPLL               2
191 #define CLK_APMIXED_SGMPLL              3         191 #define CLK_APMIXED_SGMPLL              3
192 #define CLK_APMIXED_WEDMCUPLL           4         192 #define CLK_APMIXED_WEDMCUPLL           4
193 #define CLK_APMIXED_NET1PLL             5         193 #define CLK_APMIXED_NET1PLL             5
194 #define CLK_APMIXED_MPLL                6         194 #define CLK_APMIXED_MPLL                6
195 #define CLK_APMIXED_APLL2               7         195 #define CLK_APMIXED_APLL2               7
196                                                   196 
197 /* SGMIISYS_0 */                                  197 /* SGMIISYS_0 */
198 #define CLK_SGM0_TX_EN                  0         198 #define CLK_SGM0_TX_EN                  0
199 #define CLK_SGM0_RX_EN                  1         199 #define CLK_SGM0_RX_EN                  1
200 #define CLK_SGM0_CK0_EN                 2         200 #define CLK_SGM0_CK0_EN                 2
201 #define CLK_SGM0_CDR_CK0_EN             3         201 #define CLK_SGM0_CDR_CK0_EN             3
202                                                   202 
203 /* SGMIISYS_1 */                                  203 /* SGMIISYS_1 */
204 #define CLK_SGM1_TX_EN                  0         204 #define CLK_SGM1_TX_EN                  0
205 #define CLK_SGM1_RX_EN                  1         205 #define CLK_SGM1_RX_EN                  1
206 #define CLK_SGM1_CK1_EN                 2         206 #define CLK_SGM1_CK1_EN                 2
207 #define CLK_SGM1_CDR_CK1_EN             3         207 #define CLK_SGM1_CDR_CK1_EN             3
208                                                   208 
209 /* ETHSYS */                                      209 /* ETHSYS */
210 #define CLK_ETH_FE_EN                   0         210 #define CLK_ETH_FE_EN                   0
211 #define CLK_ETH_GP2_EN                  1         211 #define CLK_ETH_GP2_EN                  1
212 #define CLK_ETH_GP1_EN                  2         212 #define CLK_ETH_GP1_EN                  2
213 #define CLK_ETH_WOCPU0_EN               3         213 #define CLK_ETH_WOCPU0_EN               3
214                                                   214 
215 #endif /* _DT_BINDINGS_CLK_MT7981_H */            215 #endif /* _DT_BINDINGS_CLK_MT7981_H */
216                                                   216 

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php