1 /* SPDX-License-Identifier: (GPL-2.0-only OR B 1 2 /* 3 * Copyright (c) 2023, The Linux Foundation. A 4 */ 5 6 #ifndef _DT_BINDINGS_CLOCK_IPQ_GCC_5018_H 7 #define _DT_BINDINGS_CLOCK_IPQ_GCC_5018_H 8 9 #define GPLL0_MAIN 10 #define GPLL0 11 #define GPLL2_MAIN 12 #define GPLL2 13 #define GPLL4_MAIN 14 #define GPLL4 15 #define UBI32_PLL_MAIN 16 #define UBI32_PLL 17 #define ADSS_PWM_CLK_SRC 18 #define BLSP1_QUP1_I2C_APPS_CLK_SRC 19 #define BLSP1_QUP1_SPI_APPS_CLK_SRC 20 #define BLSP1_QUP2_I2C_APPS_CLK_SRC 21 #define BLSP1_QUP2_SPI_APPS_CLK_SRC 22 #define BLSP1_QUP3_I2C_APPS_CLK_SRC 23 #define BLSP1_QUP3_SPI_APPS_CLK_SRC 24 #define BLSP1_UART1_APPS_CLK_SRC 25 #define BLSP1_UART2_APPS_CLK_SRC 26 #define CRYPTO_CLK_SRC 27 #define GCC_ADSS_PWM_CLK 28 #define GCC_BLSP1_AHB_CLK 29 #define GCC_BLSP1_QUP1_I2C_APPS_CLK 30 #define GCC_BLSP1_QUP1_SPI_APPS_CLK 31 #define GCC_BLSP1_QUP2_I2C_APPS_CLK 32 #define GCC_BLSP1_QUP2_SPI_APPS_CLK 33 #define GCC_BLSP1_QUP3_I2C_APPS_CLK 34 #define GCC_BLSP1_QUP3_SPI_APPS_CLK 35 #define GCC_BLSP1_UART1_APPS_CLK 36 #define GCC_BLSP1_UART2_APPS_CLK 37 #define GCC_BTSS_LPO_CLK 38 #define GCC_CMN_BLK_AHB_CLK 39 #define GCC_CMN_BLK_SYS_CLK 40 #define GCC_CRYPTO_AHB_CLK 41 #define GCC_CRYPTO_AXI_CLK 42 #define GCC_CRYPTO_CLK 43 #define GCC_CRYPTO_PPE_CLK 44 #define GCC_DCC_CLK 45 #define GCC_GEPHY_RX_CLK 46 #define GCC_GEPHY_TX_CLK 47 #define GCC_GMAC0_CFG_CLK 48 #define GCC_GMAC0_PTP_CLK 49 #define GCC_GMAC0_RX_CLK 50 #define GCC_GMAC0_SYS_CLK 51 #define GCC_GMAC0_TX_CLK 52 #define GCC_GMAC1_CFG_CLK 53 #define GCC_GMAC1_PTP_CLK 54 #define GCC_GMAC1_RX_CLK 55 #define GCC_GMAC1_SYS_CLK 56 #define GCC_GMAC1_TX_CLK 57 #define GCC_GP1_CLK 58 #define GCC_GP2_CLK 59 #define GCC_GP3_CLK 60 #define GCC_LPASS_CORE_AXIM_CLK 61 #define GCC_LPASS_SWAY_CLK 62 #define GCC_MDIO0_AHB_CLK 63 #define GCC_MDIO1_AHB_CLK 64 #define GCC_PCIE0_AHB_CLK 65 #define GCC_PCIE0_AUX_CLK 66 #define GCC_PCIE0_AXI_M_CLK 67 #define GCC_PCIE0_AXI_S_BRIDGE_CLK 68 #define GCC_PCIE0_AXI_S_CLK 69 #define GCC_PCIE0_PIPE_CLK 70 #define GCC_PCIE1_AHB_CLK 71 #define GCC_PCIE1_AUX_CLK 72 #define GCC_PCIE1_AXI_M_CLK 73 #define GCC_PCIE1_AXI_S_BRIDGE_CLK 74 #define GCC_PCIE1_AXI_S_CLK 75 #define GCC_PCIE1_PIPE_CLK 76 #define GCC_PRNG_AHB_CLK 77 #define GCC_Q6_AXIM_CLK 78 #define GCC_Q6_AXIM2_CLK 79 #define GCC_Q6_AXIS_CLK 80 #define GCC_Q6_AHB_CLK 81 #define GCC_Q6_AHB_S_CLK 82 #define GCC_Q6_TSCTR_1TO2_CLK 83 #define GCC_Q6SS_ATBM_CLK 84 #define GCC_Q6SS_PCLKDBG_CLK 85 #define GCC_Q6SS_TRIG_CLK 86 #define GCC_QDSS_AT_CLK 87 #define GCC_QDSS_CFG_AHB_CLK 88 #define GCC_QDSS_DAP_AHB_CLK 89 #define GCC_QDSS_DAP_CLK 90 #define GCC_QDSS_ETR_USB_CLK 91 #define GCC_QDSS_EUD_AT_CLK 92 #define GCC_QDSS_STM_CLK 93 #define GCC_QDSS_TRACECLKIN_CLK 94 #define GCC_QDSS_TSCTR_DIV8_CLK 95 #define GCC_QPIC_AHB_CLK 96 #define GCC_QPIC_CLK 97 #define GCC_QPIC_IO_MACRO_CLK 98 #define GCC_SDCC1_AHB_CLK 99 #define GCC_SDCC1_APPS_CLK 100 #define GCC_SLEEP_CLK_SRC 101 #define GCC_SNOC_GMAC0_AHB_CLK 102 #define GCC_SNOC_GMAC0_AXI_CLK 103 #define GCC_SNOC_GMAC1_AHB_CLK 104 #define GCC_SNOC_GMAC1_AXI_CLK 105 #define GCC_SNOC_LPASS_AXIM_CLK 106 #define GCC_SNOC_LPASS_SWAY_CLK 107 #define GCC_SNOC_UBI0_AXI_CLK 108 #define GCC_SYS_NOC_PCIE0_AXI_CLK 109 #define GCC_SYS_NOC_PCIE1_AXI_CLK 110 #define GCC_SYS_NOC_QDSS_STM_AXI_CLK 111 #define GCC_SYS_NOC_USB0_AXI_CLK 112 #define GCC_SYS_NOC_WCSS_AHB_CLK 113 #define GCC_UBI0_AXI_CLK 114 #define GCC_UBI0_CFG_CLK 115 #define GCC_UBI0_CORE_CLK 116 #define GCC_UBI0_DBG_CLK 117 #define GCC_UBI0_NC_AXI_CLK 118 #define GCC_UBI0_UTCM_CLK 119 #define GCC_UNIPHY_AHB_CLK 120 #define GCC_UNIPHY_RX_CLK 121 #define GCC_UNIPHY_SYS_CLK 122 #define GCC_UNIPHY_TX_CLK 123 #define GCC_USB0_AUX_CLK 124 #define GCC_USB0_EUD_AT_CLK 125 #define GCC_USB0_LFPS_CLK 126 #define GCC_USB0_MASTER_CLK 127 #define GCC_USB0_MOCK_UTMI_CLK 128 #define GCC_USB0_PHY_CFG_AHB_CLK 129 #define GCC_USB0_SLEEP_CLK 130 #define GCC_WCSS_ACMT_CLK 131 #define GCC_WCSS_AHB_S_CLK 132 #define GCC_WCSS_AXI_M_CLK 133 #define GCC_WCSS_AXI_S_CLK 134 #define GCC_WCSS_DBG_IFC_APB_BDG_CLK 135 #define GCC_WCSS_DBG_IFC_APB_CLK 136 #define GCC_WCSS_DBG_IFC_ATB_BDG_CLK 137 #define GCC_WCSS_DBG_IFC_ATB_CLK 138 #define GCC_WCSS_DBG_IFC_DAPBUS_BDG_CLK 139 #define GCC_WCSS_DBG_IFC_DAPBUS_CLK 140 #define GCC_WCSS_DBG_IFC_NTS_BDG_CLK 141 #define GCC_WCSS_DBG_IFC_NTS_CLK 142 #define GCC_WCSS_ECAHB_CLK 143 #define GCC_XO_CLK 144 #define GCC_XO_CLK_SRC 145 #define GMAC0_RX_CLK_SRC 146 #define GMAC0_TX_CLK_SRC 147 #define GMAC1_RX_CLK_SRC 148 #define GMAC1_TX_CLK_SRC 149 #define GMAC_CLK_SRC 150 #define GP1_CLK_SRC 151 #define GP2_CLK_SRC 152 #define GP3_CLK_SRC 153 #define LPASS_AXIM_CLK_SRC 154 #define LPASS_SWAY_CLK_SRC 155 #define PCIE0_AUX_CLK_SRC 156 #define PCIE0_AXI_CLK_SRC 157 #define PCIE1_AUX_CLK_SRC 158 #define PCIE1_AXI_CLK_SRC 159 #define PCNOC_BFDCD_CLK_SRC 160 #define Q6_AXI_CLK_SRC 161 #define QDSS_AT_CLK_SRC 162 #define QDSS_STM_CLK_SRC 163 #define QDSS_TSCTR_CLK_SRC 164 #define QDSS_TRACECLKIN_CLK_SRC 165 #define QPIC_IO_MACRO_CLK_SRC 166 #define SDCC1_APPS_CLK_SRC 167 #define SYSTEM_NOC_BFDCD_CLK_SRC 168 #define UBI0_AXI_CLK_SRC 169 #define UBI0_CORE_CLK_SRC 170 #define USB0_AUX_CLK_SRC 171 #define USB0_LFPS_CLK_SRC 172 #define USB0_MASTER_CLK_SRC 173 #define USB0_MOCK_UTMI_CLK_SRC 174 #define WCSS_AHB_CLK_SRC 175 #define PCIE0_PIPE_CLK_SRC 176 #define PCIE1_PIPE_CLK_SRC 177 #define USB0_PIPE_CLK_SRC 178 #define GCC_USB0_PIPE_CLK 179 #define GMAC0_RX_DIV_CLK_SRC 180 #define GMAC0_TX_DIV_CLK_SRC 181 #define GMAC1_RX_DIV_CLK_SRC 182 #define GMAC1_TX_DIV_CLK_SRC 183 #endif 184
Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.