~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/include/dt-bindings/clock/qcom,gcc-sc7180.h

Version: ~ [ linux-6.11.5 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.58 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.114 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.169 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.228 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.284 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.322 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.9 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /include/dt-bindings/clock/qcom,gcc-sc7180.h (Architecture sparc64) and /include/dt-bindings/clock/qcom,gcc-sc7180.h (Architecture alpha)


  1 /* SPDX-License-Identifier: GPL-2.0-only */         1 /* SPDX-License-Identifier: GPL-2.0-only */
  2 /*                                                  2 /*
  3  * Copyright (c) 2019-2020, The Linux Foundati      3  * Copyright (c) 2019-2020, The Linux Foundation. All rights reserved.
  4  */                                                 4  */
  5                                                     5 
  6 #ifndef _DT_BINDINGS_CLK_QCOM_GCC_SC7180_H          6 #ifndef _DT_BINDINGS_CLK_QCOM_GCC_SC7180_H
  7 #define _DT_BINDINGS_CLK_QCOM_GCC_SC7180_H          7 #define _DT_BINDINGS_CLK_QCOM_GCC_SC7180_H
  8                                                     8 
  9 /* GCC clocks */                                    9 /* GCC clocks */
 10 #define GCC_GPLL0_MAIN_DIV_CDIV                    10 #define GCC_GPLL0_MAIN_DIV_CDIV                                 0
 11 #define GPLL0                                      11 #define GPLL0                                                   1
 12 #define GPLL0_OUT_EVEN                             12 #define GPLL0_OUT_EVEN                                          2
 13 #define GPLL1                                      13 #define GPLL1                                                   3
 14 #define GPLL4                                      14 #define GPLL4                                                   4
 15 #define GPLL6                                      15 #define GPLL6                                                   5
 16 #define GPLL7                                      16 #define GPLL7                                                   6
 17 #define GCC_AGGRE_UFS_PHY_AXI_CLK                  17 #define GCC_AGGRE_UFS_PHY_AXI_CLK                               7
 18 #define GCC_AGGRE_USB3_PRIM_AXI_CLK                18 #define GCC_AGGRE_USB3_PRIM_AXI_CLK                             8
 19 #define GCC_BOOT_ROM_AHB_CLK                       19 #define GCC_BOOT_ROM_AHB_CLK                                    9
 20 #define GCC_CAMERA_AHB_CLK                         20 #define GCC_CAMERA_AHB_CLK                                      10
 21 #define GCC_CAMERA_HF_AXI_CLK                      21 #define GCC_CAMERA_HF_AXI_CLK                                   11
 22 #define GCC_CAMERA_THROTTLE_HF_AXI_CLK             22 #define GCC_CAMERA_THROTTLE_HF_AXI_CLK                          12
 23 #define GCC_CAMERA_XO_CLK                          23 #define GCC_CAMERA_XO_CLK                                       13
 24 #define GCC_CE1_AHB_CLK                            24 #define GCC_CE1_AHB_CLK                                         14
 25 #define GCC_CE1_AXI_CLK                            25 #define GCC_CE1_AXI_CLK                                         15
 26 #define GCC_CE1_CLK                                26 #define GCC_CE1_CLK                                             16
 27 #define GCC_CFG_NOC_USB3_PRIM_AXI_CLK              27 #define GCC_CFG_NOC_USB3_PRIM_AXI_CLK                           17
 28 #define GCC_CPUSS_AHB_CLK                          28 #define GCC_CPUSS_AHB_CLK                                       18
 29 #define GCC_CPUSS_AHB_CLK_SRC                      29 #define GCC_CPUSS_AHB_CLK_SRC                                   19
 30 #define GCC_CPUSS_GNOC_CLK                         30 #define GCC_CPUSS_GNOC_CLK                                      20
 31 #define GCC_CPUSS_RBCPR_CLK                        31 #define GCC_CPUSS_RBCPR_CLK                                     21
 32 #define GCC_DDRSS_GPU_AXI_CLK                      32 #define GCC_DDRSS_GPU_AXI_CLK                                   22
 33 #define GCC_DISP_AHB_CLK                           33 #define GCC_DISP_AHB_CLK                                        23
 34 #define GCC_DISP_GPLL0_CLK_SRC                     34 #define GCC_DISP_GPLL0_CLK_SRC                                  24
 35 #define GCC_DISP_GPLL0_DIV_CLK_SRC                 35 #define GCC_DISP_GPLL0_DIV_CLK_SRC                              25
 36 #define GCC_DISP_HF_AXI_CLK                        36 #define GCC_DISP_HF_AXI_CLK                                     26
 37 #define GCC_DISP_THROTTLE_HF_AXI_CLK               37 #define GCC_DISP_THROTTLE_HF_AXI_CLK                            27
 38 #define GCC_DISP_XO_CLK                            38 #define GCC_DISP_XO_CLK                                         28
 39 #define GCC_GP1_CLK                                39 #define GCC_GP1_CLK                                             29
 40 #define GCC_GP1_CLK_SRC                            40 #define GCC_GP1_CLK_SRC                                         30
 41 #define GCC_GP2_CLK                                41 #define GCC_GP2_CLK                                             31
 42 #define GCC_GP2_CLK_SRC                            42 #define GCC_GP2_CLK_SRC                                         32
 43 #define GCC_GP3_CLK                                43 #define GCC_GP3_CLK                                             33
 44 #define GCC_GP3_CLK_SRC                            44 #define GCC_GP3_CLK_SRC                                         34
 45 #define GCC_GPU_CFG_AHB_CLK                        45 #define GCC_GPU_CFG_AHB_CLK                                     35
 46 #define GCC_GPU_GPLL0_CLK_SRC                      46 #define GCC_GPU_GPLL0_CLK_SRC                                   36
 47 #define GCC_GPU_GPLL0_DIV_CLK_SRC                  47 #define GCC_GPU_GPLL0_DIV_CLK_SRC                               37
 48 #define GCC_GPU_MEMNOC_GFX_CLK                     48 #define GCC_GPU_MEMNOC_GFX_CLK                                  38
 49 #define GCC_GPU_SNOC_DVM_GFX_CLK                   49 #define GCC_GPU_SNOC_DVM_GFX_CLK                                39
 50 #define GCC_NPU_AXI_CLK                            50 #define GCC_NPU_AXI_CLK                                         40
 51 #define GCC_NPU_BWMON_AXI_CLK                      51 #define GCC_NPU_BWMON_AXI_CLK                                   41
 52 #define GCC_NPU_BWMON_DMA_CFG_AHB_CLK              52 #define GCC_NPU_BWMON_DMA_CFG_AHB_CLK                           42
 53 #define GCC_NPU_BWMON_DSP_CFG_AHB_CLK              53 #define GCC_NPU_BWMON_DSP_CFG_AHB_CLK                           43
 54 #define GCC_NPU_CFG_AHB_CLK                        54 #define GCC_NPU_CFG_AHB_CLK                                     44
 55 #define GCC_NPU_DMA_CLK                            55 #define GCC_NPU_DMA_CLK                                         45
 56 #define GCC_NPU_GPLL0_CLK_SRC                      56 #define GCC_NPU_GPLL0_CLK_SRC                                   46
 57 #define GCC_NPU_GPLL0_DIV_CLK_SRC                  57 #define GCC_NPU_GPLL0_DIV_CLK_SRC                               47
 58 #define GCC_PDM2_CLK                               58 #define GCC_PDM2_CLK                                            48
 59 #define GCC_PDM2_CLK_SRC                           59 #define GCC_PDM2_CLK_SRC                                        49
 60 #define GCC_PDM_AHB_CLK                            60 #define GCC_PDM_AHB_CLK                                         50
 61 #define GCC_PDM_XO4_CLK                            61 #define GCC_PDM_XO4_CLK                                         51
 62 #define GCC_PRNG_AHB_CLK                           62 #define GCC_PRNG_AHB_CLK                                        52
 63 #define GCC_QSPI_CNOC_PERIPH_AHB_CLK               63 #define GCC_QSPI_CNOC_PERIPH_AHB_CLK                            53
 64 #define GCC_QSPI_CORE_CLK                          64 #define GCC_QSPI_CORE_CLK                                       54
 65 #define GCC_QSPI_CORE_CLK_SRC                      65 #define GCC_QSPI_CORE_CLK_SRC                                   55
 66 #define GCC_QUPV3_WRAP0_CORE_2X_CLK                66 #define GCC_QUPV3_WRAP0_CORE_2X_CLK                             56
 67 #define GCC_QUPV3_WRAP0_CORE_CLK                   67 #define GCC_QUPV3_WRAP0_CORE_CLK                                57
 68 #define GCC_QUPV3_WRAP0_S0_CLK                     68 #define GCC_QUPV3_WRAP0_S0_CLK                                  58
 69 #define GCC_QUPV3_WRAP0_S0_CLK_SRC                 69 #define GCC_QUPV3_WRAP0_S0_CLK_SRC                              59
 70 #define GCC_QUPV3_WRAP0_S1_CLK                     70 #define GCC_QUPV3_WRAP0_S1_CLK                                  60
 71 #define GCC_QUPV3_WRAP0_S1_CLK_SRC                 71 #define GCC_QUPV3_WRAP0_S1_CLK_SRC                              61
 72 #define GCC_QUPV3_WRAP0_S2_CLK                     72 #define GCC_QUPV3_WRAP0_S2_CLK                                  62
 73 #define GCC_QUPV3_WRAP0_S2_CLK_SRC                 73 #define GCC_QUPV3_WRAP0_S2_CLK_SRC                              63
 74 #define GCC_QUPV3_WRAP0_S3_CLK                     74 #define GCC_QUPV3_WRAP0_S3_CLK                                  64
 75 #define GCC_QUPV3_WRAP0_S3_CLK_SRC                 75 #define GCC_QUPV3_WRAP0_S3_CLK_SRC                              65
 76 #define GCC_QUPV3_WRAP0_S4_CLK                     76 #define GCC_QUPV3_WRAP0_S4_CLK                                  66
 77 #define GCC_QUPV3_WRAP0_S4_CLK_SRC                 77 #define GCC_QUPV3_WRAP0_S4_CLK_SRC                              67
 78 #define GCC_QUPV3_WRAP0_S5_CLK                     78 #define GCC_QUPV3_WRAP0_S5_CLK                                  68
 79 #define GCC_QUPV3_WRAP0_S5_CLK_SRC                 79 #define GCC_QUPV3_WRAP0_S5_CLK_SRC                              69
 80 #define GCC_QUPV3_WRAP1_CORE_2X_CLK                80 #define GCC_QUPV3_WRAP1_CORE_2X_CLK                             70
 81 #define GCC_QUPV3_WRAP1_CORE_CLK                   81 #define GCC_QUPV3_WRAP1_CORE_CLK                                71
 82 #define GCC_QUPV3_WRAP1_S0_CLK                     82 #define GCC_QUPV3_WRAP1_S0_CLK                                  72
 83 #define GCC_QUPV3_WRAP1_S0_CLK_SRC                 83 #define GCC_QUPV3_WRAP1_S0_CLK_SRC                              73
 84 #define GCC_QUPV3_WRAP1_S1_CLK                     84 #define GCC_QUPV3_WRAP1_S1_CLK                                  74
 85 #define GCC_QUPV3_WRAP1_S1_CLK_SRC                 85 #define GCC_QUPV3_WRAP1_S1_CLK_SRC                              75
 86 #define GCC_QUPV3_WRAP1_S2_CLK                     86 #define GCC_QUPV3_WRAP1_S2_CLK                                  76
 87 #define GCC_QUPV3_WRAP1_S2_CLK_SRC                 87 #define GCC_QUPV3_WRAP1_S2_CLK_SRC                              77
 88 #define GCC_QUPV3_WRAP1_S3_CLK                     88 #define GCC_QUPV3_WRAP1_S3_CLK                                  78
 89 #define GCC_QUPV3_WRAP1_S3_CLK_SRC                 89 #define GCC_QUPV3_WRAP1_S3_CLK_SRC                              79
 90 #define GCC_QUPV3_WRAP1_S4_CLK                     90 #define GCC_QUPV3_WRAP1_S4_CLK                                  80
 91 #define GCC_QUPV3_WRAP1_S4_CLK_SRC                 91 #define GCC_QUPV3_WRAP1_S4_CLK_SRC                              81
 92 #define GCC_QUPV3_WRAP1_S5_CLK                     92 #define GCC_QUPV3_WRAP1_S5_CLK                                  82
 93 #define GCC_QUPV3_WRAP1_S5_CLK_SRC                 93 #define GCC_QUPV3_WRAP1_S5_CLK_SRC                              83
 94 #define GCC_QUPV3_WRAP_0_M_AHB_CLK                 94 #define GCC_QUPV3_WRAP_0_M_AHB_CLK                              84
 95 #define GCC_QUPV3_WRAP_0_S_AHB_CLK                 95 #define GCC_QUPV3_WRAP_0_S_AHB_CLK                              85
 96 #define GCC_QUPV3_WRAP_1_M_AHB_CLK                 96 #define GCC_QUPV3_WRAP_1_M_AHB_CLK                              86
 97 #define GCC_QUPV3_WRAP_1_S_AHB_CLK                 97 #define GCC_QUPV3_WRAP_1_S_AHB_CLK                              87
 98 #define GCC_SDCC1_AHB_CLK                          98 #define GCC_SDCC1_AHB_CLK                                       88
 99 #define GCC_SDCC1_APPS_CLK                         99 #define GCC_SDCC1_APPS_CLK                                      89
100 #define GCC_SDCC1_APPS_CLK_SRC                    100 #define GCC_SDCC1_APPS_CLK_SRC                                  90
101 #define GCC_SDCC1_ICE_CORE_CLK                    101 #define GCC_SDCC1_ICE_CORE_CLK                                  91
102 #define GCC_SDCC1_ICE_CORE_CLK_SRC                102 #define GCC_SDCC1_ICE_CORE_CLK_SRC                              92
103 #define GCC_SDCC2_AHB_CLK                         103 #define GCC_SDCC2_AHB_CLK                                       93
104 #define GCC_SDCC2_APPS_CLK                        104 #define GCC_SDCC2_APPS_CLK                                      94
105 #define GCC_SDCC2_APPS_CLK_SRC                    105 #define GCC_SDCC2_APPS_CLK_SRC                                  95
106 #define GCC_SYS_NOC_CPUSS_AHB_CLK                 106 #define GCC_SYS_NOC_CPUSS_AHB_CLK                               96
107 #define GCC_UFS_MEM_CLKREF_CLK                    107 #define GCC_UFS_MEM_CLKREF_CLK                                  97
108 #define GCC_UFS_PHY_AHB_CLK                       108 #define GCC_UFS_PHY_AHB_CLK                                     98
109 #define GCC_UFS_PHY_AXI_CLK                       109 #define GCC_UFS_PHY_AXI_CLK                                     99
110 #define GCC_UFS_PHY_AXI_CLK_SRC                   110 #define GCC_UFS_PHY_AXI_CLK_SRC                                 100
111 #define GCC_UFS_PHY_ICE_CORE_CLK                  111 #define GCC_UFS_PHY_ICE_CORE_CLK                                101
112 #define GCC_UFS_PHY_ICE_CORE_CLK_SRC              112 #define GCC_UFS_PHY_ICE_CORE_CLK_SRC                            102
113 #define GCC_UFS_PHY_PHY_AUX_CLK                   113 #define GCC_UFS_PHY_PHY_AUX_CLK                                 103
114 #define GCC_UFS_PHY_PHY_AUX_CLK_SRC               114 #define GCC_UFS_PHY_PHY_AUX_CLK_SRC                             104
115 #define GCC_UFS_PHY_RX_SYMBOL_0_CLK               115 #define GCC_UFS_PHY_RX_SYMBOL_0_CLK                             105
116 #define GCC_UFS_PHY_TX_SYMBOL_0_CLK               116 #define GCC_UFS_PHY_TX_SYMBOL_0_CLK                             106
117 #define GCC_UFS_PHY_UNIPRO_CORE_CLK               117 #define GCC_UFS_PHY_UNIPRO_CORE_CLK                             107
118 #define GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC           118 #define GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC                         108
119 #define GCC_USB30_PRIM_MASTER_CLK                 119 #define GCC_USB30_PRIM_MASTER_CLK                               109
120 #define GCC_USB30_PRIM_MASTER_CLK_SRC             120 #define GCC_USB30_PRIM_MASTER_CLK_SRC                           110
121 #define GCC_USB30_PRIM_MOCK_UTMI_CLK              121 #define GCC_USB30_PRIM_MOCK_UTMI_CLK                            111
122 #define GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC          122 #define GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC                        112
123 #define GCC_USB30_PRIM_SLEEP_CLK                  123 #define GCC_USB30_PRIM_SLEEP_CLK                                113
124 #define GCC_USB3_PRIM_CLKREF_CLK                  124 #define GCC_USB3_PRIM_CLKREF_CLK                                114
125 #define GCC_USB3_PRIM_PHY_AUX_CLK                 125 #define GCC_USB3_PRIM_PHY_AUX_CLK                               115
126 #define GCC_USB3_PRIM_PHY_AUX_CLK_SRC             126 #define GCC_USB3_PRIM_PHY_AUX_CLK_SRC                           116
127 #define GCC_USB3_PRIM_PHY_COM_AUX_CLK             127 #define GCC_USB3_PRIM_PHY_COM_AUX_CLK                           117
128 #define GCC_USB3_PRIM_PHY_PIPE_CLK                128 #define GCC_USB3_PRIM_PHY_PIPE_CLK                              118
129 #define GCC_USB_PHY_CFG_AHB2PHY_CLK               129 #define GCC_USB_PHY_CFG_AHB2PHY_CLK                             119
130 #define GCC_VIDEO_AHB_CLK                         130 #define GCC_VIDEO_AHB_CLK                                       120
131 #define GCC_VIDEO_AXI_CLK                         131 #define GCC_VIDEO_AXI_CLK                                       121
132 #define GCC_VIDEO_GPLL0_DIV_CLK_SRC               132 #define GCC_VIDEO_GPLL0_DIV_CLK_SRC                             122
133 #define GCC_VIDEO_THROTTLE_AXI_CLK                133 #define GCC_VIDEO_THROTTLE_AXI_CLK                              123
134 #define GCC_VIDEO_XO_CLK                          134 #define GCC_VIDEO_XO_CLK                                        124
135 #define GCC_MSS_CFG_AHB_CLK                       135 #define GCC_MSS_CFG_AHB_CLK                                     125
136 #define GCC_MSS_MFAB_AXIS_CLK                     136 #define GCC_MSS_MFAB_AXIS_CLK                                   126
137 #define GCC_MSS_NAV_AXI_CLK                       137 #define GCC_MSS_NAV_AXI_CLK                                     127
138 #define GCC_MSS_Q6_MEMNOC_AXI_CLK                 138 #define GCC_MSS_Q6_MEMNOC_AXI_CLK                               128
139 #define GCC_MSS_SNOC_AXI_CLK                      139 #define GCC_MSS_SNOC_AXI_CLK                                    129
140 #define GCC_SEC_CTRL_CLK_SRC                      140 #define GCC_SEC_CTRL_CLK_SRC                                    130
141 #define GCC_LPASS_CFG_NOC_SWAY_CLK                141 #define GCC_LPASS_CFG_NOC_SWAY_CLK                              131
142                                                   142 
143 /* GCC resets */                                  143 /* GCC resets */
144 #define GCC_QUSB2PHY_PRIM_BCR                     144 #define GCC_QUSB2PHY_PRIM_BCR                                   0
145 #define GCC_QUSB2PHY_SEC_BCR                      145 #define GCC_QUSB2PHY_SEC_BCR                                    1
146 #define GCC_UFS_PHY_BCR                           146 #define GCC_UFS_PHY_BCR                                         2
147 #define GCC_USB30_PRIM_BCR                        147 #define GCC_USB30_PRIM_BCR                                      3
148 #define GCC_USB3_DP_PHY_PRIM_BCR                  148 #define GCC_USB3_DP_PHY_PRIM_BCR                                4
149 #define GCC_USB3_DP_PHY_SEC_BCR                   149 #define GCC_USB3_DP_PHY_SEC_BCR                                 5
150 #define GCC_USB3_PHY_PRIM_BCR                     150 #define GCC_USB3_PHY_PRIM_BCR                                   6
151 #define GCC_USB3_PHY_SEC_BCR                      151 #define GCC_USB3_PHY_SEC_BCR                                    7
152 #define GCC_USB3PHY_PHY_PRIM_BCR                  152 #define GCC_USB3PHY_PHY_PRIM_BCR                                8
153 #define GCC_USB3PHY_PHY_SEC_BCR                   153 #define GCC_USB3PHY_PHY_SEC_BCR                                 9
154 #define GCC_USB_PHY_CFG_AHB2PHY_BCR               154 #define GCC_USB_PHY_CFG_AHB2PHY_BCR                             10
155                                                   155 
156 /* GCC GDSCRs */                                  156 /* GCC GDSCRs */
157 #define UFS_PHY_GDSC                              157 #define UFS_PHY_GDSC                                            0
158 #define USB30_PRIM_GDSC                           158 #define USB30_PRIM_GDSC                                         1
159 #define HLOS1_VOTE_MMNOC_MMU_TBU_HF0_GDSC         159 #define HLOS1_VOTE_MMNOC_MMU_TBU_HF0_GDSC                       2
160 #define HLOS1_VOTE_MMNOC_MMU_TBU_SF_GDSC          160 #define HLOS1_VOTE_MMNOC_MMU_TBU_SF_GDSC                        3
161                                                   161 
162 #endif                                            162 #endif
163                                                   163 

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php