1 /* SPDX-License-Identifier: GPL-2.0 */ << 2 /* 1 /* 3 * This header provides constants for binding 2 * This header provides constants for binding nvidia,tegra114-car. 4 * 3 * 5 * The first 160 clocks are numbered to match 4 * The first 160 clocks are numbered to match the bits in the CAR's CLK_OUT_ENB 6 * registers. These IDs often match those in t 5 * registers. These IDs often match those in the CAR's RST_DEVICES registers, 7 * but not in all cases. Some bits in CLK_OUT_ 6 * but not in all cases. Some bits in CLK_OUT_ENB affect multiple clocks. In 8 * this case, those clocks are assigned IDs ab 7 * this case, those clocks are assigned IDs above 160 in order to highlight 9 * this issue. Implementations that interpret 8 * this issue. Implementations that interpret these clock IDs as bit values 10 * within the CLK_OUT_ENB or RST_DEVICES regis 9 * within the CLK_OUT_ENB or RST_DEVICES registers should be careful to 11 * explicitly handle these special cases. 10 * explicitly handle these special cases. 12 * 11 * 13 * The balance of the clocks controlled by the 12 * The balance of the clocks controlled by the CAR are assigned IDs of 160 and 14 * above. 13 * above. 15 */ 14 */ 16 15 17 #ifndef _DT_BINDINGS_CLOCK_TEGRA114_CAR_H 16 #ifndef _DT_BINDINGS_CLOCK_TEGRA114_CAR_H 18 #define _DT_BINDINGS_CLOCK_TEGRA114_CAR_H 17 #define _DT_BINDINGS_CLOCK_TEGRA114_CAR_H 19 18 20 /* 0 */ 19 /* 0 */ 21 /* 1 */ 20 /* 1 */ 22 /* 2 */ 21 /* 2 */ 23 /* 3 */ 22 /* 3 */ 24 #define TEGRA114_CLK_RTC 4 23 #define TEGRA114_CLK_RTC 4 25 #define TEGRA114_CLK_TIMER 5 24 #define TEGRA114_CLK_TIMER 5 26 #define TEGRA114_CLK_UARTA 6 25 #define TEGRA114_CLK_UARTA 6 27 /* 7 (register bit affects uartb and vfir) */ 26 /* 7 (register bit affects uartb and vfir) */ 28 /* 8 */ 27 /* 8 */ 29 #define TEGRA114_CLK_SDMMC2 9 28 #define TEGRA114_CLK_SDMMC2 9 30 /* 10 (register bit affects spdif_in and spdif 29 /* 10 (register bit affects spdif_in and spdif_out) */ 31 #define TEGRA114_CLK_I2S1 11 30 #define TEGRA114_CLK_I2S1 11 32 #define TEGRA114_CLK_I2C1 12 31 #define TEGRA114_CLK_I2C1 12 33 #define TEGRA114_CLK_NDFLASH 13 32 #define TEGRA114_CLK_NDFLASH 13 34 #define TEGRA114_CLK_SDMMC1 14 33 #define TEGRA114_CLK_SDMMC1 14 35 #define TEGRA114_CLK_SDMMC4 15 34 #define TEGRA114_CLK_SDMMC4 15 36 /* 16 */ 35 /* 16 */ 37 #define TEGRA114_CLK_PWM 17 36 #define TEGRA114_CLK_PWM 17 38 #define TEGRA114_CLK_I2S2 18 37 #define TEGRA114_CLK_I2S2 18 39 #define TEGRA114_CLK_EPP 19 38 #define TEGRA114_CLK_EPP 19 40 /* 20 (register bit affects vi and vi_sensor) 39 /* 20 (register bit affects vi and vi_sensor) */ 41 #define TEGRA114_CLK_GR2D 21 40 #define TEGRA114_CLK_GR2D 21 42 #define TEGRA114_CLK_USBD 22 41 #define TEGRA114_CLK_USBD 22 43 #define TEGRA114_CLK_ISP 23 42 #define TEGRA114_CLK_ISP 23 44 #define TEGRA114_CLK_GR3D 24 43 #define TEGRA114_CLK_GR3D 24 45 /* 25 */ 44 /* 25 */ 46 #define TEGRA114_CLK_DISP2 26 45 #define TEGRA114_CLK_DISP2 26 47 #define TEGRA114_CLK_DISP1 27 46 #define TEGRA114_CLK_DISP1 27 48 #define TEGRA114_CLK_HOST1X 28 47 #define TEGRA114_CLK_HOST1X 28 49 #define TEGRA114_CLK_VCP 29 48 #define TEGRA114_CLK_VCP 29 50 #define TEGRA114_CLK_I2S0 30 49 #define TEGRA114_CLK_I2S0 30 51 /* 31 */ 50 /* 31 */ 52 51 53 #define TEGRA114_CLK_MC 32 52 #define TEGRA114_CLK_MC 32 54 /* 33 */ 53 /* 33 */ 55 #define TEGRA114_CLK_APBDMA 34 54 #define TEGRA114_CLK_APBDMA 34 56 /* 35 */ 55 /* 35 */ 57 #define TEGRA114_CLK_KBC 36 56 #define TEGRA114_CLK_KBC 36 58 /* 37 */ 57 /* 37 */ 59 /* 38 */ 58 /* 38 */ 60 /* 39 (register bit affects fuse and fuse_burn 59 /* 39 (register bit affects fuse and fuse_burn) */ 61 #define TEGRA114_CLK_KFUSE 40 60 #define TEGRA114_CLK_KFUSE 40 62 #define TEGRA114_CLK_SBC1 41 61 #define TEGRA114_CLK_SBC1 41 63 #define TEGRA114_CLK_NOR 42 62 #define TEGRA114_CLK_NOR 42 64 /* 43 */ 63 /* 43 */ 65 #define TEGRA114_CLK_SBC2 44 64 #define TEGRA114_CLK_SBC2 44 66 /* 45 */ 65 /* 45 */ 67 #define TEGRA114_CLK_SBC3 46 66 #define TEGRA114_CLK_SBC3 46 68 #define TEGRA114_CLK_I2C5 47 67 #define TEGRA114_CLK_I2C5 47 69 #define TEGRA114_CLK_DSIA 48 68 #define TEGRA114_CLK_DSIA 48 70 /* 49 */ 69 /* 49 */ 71 #define TEGRA114_CLK_MIPI 50 70 #define TEGRA114_CLK_MIPI 50 72 #define TEGRA114_CLK_HDMI 51 71 #define TEGRA114_CLK_HDMI 51 73 #define TEGRA114_CLK_CSI 52 72 #define TEGRA114_CLK_CSI 52 74 /* 53 */ 73 /* 53 */ 75 #define TEGRA114_CLK_I2C2 54 74 #define TEGRA114_CLK_I2C2 54 76 #define TEGRA114_CLK_UARTC 55 75 #define TEGRA114_CLK_UARTC 55 77 #define TEGRA114_CLK_MIPI_CAL 56 76 #define TEGRA114_CLK_MIPI_CAL 56 78 #define TEGRA114_CLK_EMC 57 77 #define TEGRA114_CLK_EMC 57 79 #define TEGRA114_CLK_USB2 58 78 #define TEGRA114_CLK_USB2 58 80 #define TEGRA114_CLK_USB3 59 79 #define TEGRA114_CLK_USB3 59 81 /* 60 */ 80 /* 60 */ 82 #define TEGRA114_CLK_VDE 61 81 #define TEGRA114_CLK_VDE 61 83 #define TEGRA114_CLK_BSEA 62 82 #define TEGRA114_CLK_BSEA 62 84 #define TEGRA114_CLK_BSEV 63 83 #define TEGRA114_CLK_BSEV 63 85 84 86 /* 64 */ 85 /* 64 */ 87 #define TEGRA114_CLK_UARTD 65 86 #define TEGRA114_CLK_UARTD 65 88 /* 66 */ 87 /* 66 */ 89 #define TEGRA114_CLK_I2C3 67 88 #define TEGRA114_CLK_I2C3 67 90 #define TEGRA114_CLK_SBC4 68 89 #define TEGRA114_CLK_SBC4 68 91 #define TEGRA114_CLK_SDMMC3 69 90 #define TEGRA114_CLK_SDMMC3 69 92 /* 70 */ 91 /* 70 */ 93 #define TEGRA114_CLK_OWR 71 92 #define TEGRA114_CLK_OWR 71 94 /* 72 */ 93 /* 72 */ 95 #define TEGRA114_CLK_CSITE 73 94 #define TEGRA114_CLK_CSITE 73 96 /* 74 */ 95 /* 74 */ 97 /* 75 */ 96 /* 75 */ 98 #define TEGRA114_CLK_LA 76 97 #define TEGRA114_CLK_LA 76 99 #define TEGRA114_CLK_TRACE 77 98 #define TEGRA114_CLK_TRACE 77 100 #define TEGRA114_CLK_SOC_THERM 78 99 #define TEGRA114_CLK_SOC_THERM 78 101 #define TEGRA114_CLK_DTV 79 100 #define TEGRA114_CLK_DTV 79 102 #define TEGRA114_CLK_NDSPEED 80 101 #define TEGRA114_CLK_NDSPEED 80 103 #define TEGRA114_CLK_I2CSLOW 81 102 #define TEGRA114_CLK_I2CSLOW 81 104 #define TEGRA114_CLK_DSIB 82 103 #define TEGRA114_CLK_DSIB 82 105 #define TEGRA114_CLK_TSEC 83 104 #define TEGRA114_CLK_TSEC 83 106 /* 84 */ 105 /* 84 */ 107 /* 85 */ 106 /* 85 */ 108 /* 86 */ 107 /* 86 */ 109 /* 87 */ 108 /* 87 */ 110 /* 88 */ 109 /* 88 */ 111 #define TEGRA114_CLK_XUSB_HOST 89 110 #define TEGRA114_CLK_XUSB_HOST 89 112 /* 90 */ 111 /* 90 */ 113 #define TEGRA114_CLK_MSENC 91 112 #define TEGRA114_CLK_MSENC 91 114 #define TEGRA114_CLK_CSUS 92 113 #define TEGRA114_CLK_CSUS 92 115 /* 93 */ 114 /* 93 */ 116 /* 94 */ 115 /* 94 */ 117 /* 95 (bit affects xusb_dev and xusb_dev_src) 116 /* 95 (bit affects xusb_dev and xusb_dev_src) */ 118 117 119 /* 96 */ 118 /* 96 */ 120 /* 97 */ 119 /* 97 */ 121 /* 98 */ 120 /* 98 */ 122 #define TEGRA114_CLK_MSELECT 99 121 #define TEGRA114_CLK_MSELECT 99 123 #define TEGRA114_CLK_TSENSOR 100 122 #define TEGRA114_CLK_TSENSOR 100 124 #define TEGRA114_CLK_I2S3 101 123 #define TEGRA114_CLK_I2S3 101 125 #define TEGRA114_CLK_I2S4 102 124 #define TEGRA114_CLK_I2S4 102 126 #define TEGRA114_CLK_I2C4 103 125 #define TEGRA114_CLK_I2C4 103 127 #define TEGRA114_CLK_SBC5 104 126 #define TEGRA114_CLK_SBC5 104 128 #define TEGRA114_CLK_SBC6 105 127 #define TEGRA114_CLK_SBC6 105 129 #define TEGRA114_CLK_D_AUDIO 106 128 #define TEGRA114_CLK_D_AUDIO 106 130 #define TEGRA114_CLK_APBIF 107 129 #define TEGRA114_CLK_APBIF 107 131 #define TEGRA114_CLK_DAM0 108 130 #define TEGRA114_CLK_DAM0 108 132 #define TEGRA114_CLK_DAM1 109 131 #define TEGRA114_CLK_DAM1 109 133 #define TEGRA114_CLK_DAM2 110 132 #define TEGRA114_CLK_DAM2 110 134 #define TEGRA114_CLK_HDA2CODEC_2X 111 133 #define TEGRA114_CLK_HDA2CODEC_2X 111 135 /* 112 */ 134 /* 112 */ 136 #define TEGRA114_CLK_AUDIO0_2X 113 135 #define TEGRA114_CLK_AUDIO0_2X 113 137 #define TEGRA114_CLK_AUDIO1_2X 114 136 #define TEGRA114_CLK_AUDIO1_2X 114 138 #define TEGRA114_CLK_AUDIO2_2X 115 137 #define TEGRA114_CLK_AUDIO2_2X 115 139 #define TEGRA114_CLK_AUDIO3_2X 116 138 #define TEGRA114_CLK_AUDIO3_2X 116 140 #define TEGRA114_CLK_AUDIO4_2X 117 139 #define TEGRA114_CLK_AUDIO4_2X 117 141 #define TEGRA114_CLK_SPDIF_2X 118 140 #define TEGRA114_CLK_SPDIF_2X 118 142 #define TEGRA114_CLK_ACTMON 119 141 #define TEGRA114_CLK_ACTMON 119 143 #define TEGRA114_CLK_EXTERN1 120 142 #define TEGRA114_CLK_EXTERN1 120 144 #define TEGRA114_CLK_EXTERN2 121 143 #define TEGRA114_CLK_EXTERN2 121 145 #define TEGRA114_CLK_EXTERN3 122 144 #define TEGRA114_CLK_EXTERN3 122 146 /* 123 */ 145 /* 123 */ 147 /* 124 */ 146 /* 124 */ 148 #define TEGRA114_CLK_HDA 125 147 #define TEGRA114_CLK_HDA 125 149 /* 126 */ 148 /* 126 */ 150 #define TEGRA114_CLK_SE 127 149 #define TEGRA114_CLK_SE 127 151 150 152 #define TEGRA114_CLK_HDA2HDMI 128 151 #define TEGRA114_CLK_HDA2HDMI 128 153 /* 129 */ 152 /* 129 */ 154 /* 130 */ 153 /* 130 */ 155 /* 131 */ 154 /* 131 */ 156 /* 132 */ 155 /* 132 */ 157 /* 133 */ 156 /* 133 */ 158 /* 134 */ 157 /* 134 */ 159 /* 135 */ 158 /* 135 */ 160 #define TEGRA114_CLK_CEC 136 !! 159 /* 136 */ 161 /* 137 */ 160 /* 137 */ 162 /* 138 */ 161 /* 138 */ 163 /* 139 */ 162 /* 139 */ 164 /* 140 */ 163 /* 140 */ 165 /* 141 */ 164 /* 141 */ 166 /* 142 */ 165 /* 142 */ 167 /* 143 (bit affects xusb_falcon_src, xusb_fs_s 166 /* 143 (bit affects xusb_falcon_src, xusb_fs_src, */ 168 /* xusb_host_src and xusb_ss_src) */ 167 /* xusb_host_src and xusb_ss_src) */ 169 #define TEGRA114_CLK_CILAB 144 168 #define TEGRA114_CLK_CILAB 144 170 #define TEGRA114_CLK_CILCD 145 169 #define TEGRA114_CLK_CILCD 145 171 #define TEGRA114_CLK_CILE 146 170 #define TEGRA114_CLK_CILE 146 172 #define TEGRA114_CLK_DSIALP 147 171 #define TEGRA114_CLK_DSIALP 147 173 #define TEGRA114_CLK_DSIBLP 148 172 #define TEGRA114_CLK_DSIBLP 148 174 /* 149 */ 173 /* 149 */ 175 #define TEGRA114_CLK_DDS 150 174 #define TEGRA114_CLK_DDS 150 176 /* 151 */ 175 /* 151 */ 177 #define TEGRA114_CLK_DP2 152 176 #define TEGRA114_CLK_DP2 152 178 #define TEGRA114_CLK_AMX 153 177 #define TEGRA114_CLK_AMX 153 179 #define TEGRA114_CLK_ADX 154 178 #define TEGRA114_CLK_ADX 154 180 /* 155 (bit affects dfll_ref and dfll_soc) */ 179 /* 155 (bit affects dfll_ref and dfll_soc) */ 181 #define TEGRA114_CLK_XUSB_SS 156 180 #define TEGRA114_CLK_XUSB_SS 156 182 /* 157 */ 181 /* 157 */ 183 /* 158 */ 182 /* 158 */ 184 /* 159 */ 183 /* 159 */ 185 184 186 /* 160 */ 185 /* 160 */ 187 /* 161 */ 186 /* 161 */ 188 /* 162 */ 187 /* 162 */ 189 /* 163 */ 188 /* 163 */ 190 /* 164 */ 189 /* 164 */ 191 /* 165 */ 190 /* 165 */ 192 /* 166 */ 191 /* 166 */ 193 /* 167 */ 192 /* 167 */ 194 /* 168 */ 193 /* 168 */ 195 /* 169 */ 194 /* 169 */ 196 /* 170 */ 195 /* 170 */ 197 /* 171 */ 196 /* 171 */ 198 /* 172 */ 197 /* 172 */ 199 /* 173 */ 198 /* 173 */ 200 /* 174 */ 199 /* 174 */ 201 /* 175 */ 200 /* 175 */ 202 /* 176 */ 201 /* 176 */ 203 /* 177 */ 202 /* 177 */ 204 /* 178 */ 203 /* 178 */ 205 /* 179 */ 204 /* 179 */ 206 /* 180 */ 205 /* 180 */ 207 /* 181 */ 206 /* 181 */ 208 /* 182 */ 207 /* 182 */ 209 /* 183 */ 208 /* 183 */ 210 /* 184 */ 209 /* 184 */ 211 /* 185 */ 210 /* 185 */ 212 /* 186 */ 211 /* 186 */ 213 /* 187 */ 212 /* 187 */ 214 /* 188 */ 213 /* 188 */ 215 /* 189 */ 214 /* 189 */ 216 /* 190 */ 215 /* 190 */ 217 /* 191 */ 216 /* 191 */ 218 217 219 #define TEGRA114_CLK_UARTB 192 218 #define TEGRA114_CLK_UARTB 192 220 #define TEGRA114_CLK_VFIR 193 219 #define TEGRA114_CLK_VFIR 193 221 #define TEGRA114_CLK_SPDIF_IN 194 220 #define TEGRA114_CLK_SPDIF_IN 194 222 #define TEGRA114_CLK_SPDIF_OUT 195 221 #define TEGRA114_CLK_SPDIF_OUT 195 223 #define TEGRA114_CLK_VI 196 222 #define TEGRA114_CLK_VI 196 224 #define TEGRA114_CLK_VI_SENSOR 197 223 #define TEGRA114_CLK_VI_SENSOR 197 225 #define TEGRA114_CLK_FUSE 198 224 #define TEGRA114_CLK_FUSE 198 226 #define TEGRA114_CLK_FUSE_BURN 199 225 #define TEGRA114_CLK_FUSE_BURN 199 227 #define TEGRA114_CLK_CLK_32K 200 226 #define TEGRA114_CLK_CLK_32K 200 228 #define TEGRA114_CLK_CLK_M 201 227 #define TEGRA114_CLK_CLK_M 201 229 #define TEGRA114_CLK_CLK_M_DIV2 202 228 #define TEGRA114_CLK_CLK_M_DIV2 202 230 #define TEGRA114_CLK_CLK_M_DIV4 203 229 #define TEGRA114_CLK_CLK_M_DIV4 203 231 #define TEGRA114_CLK_OSC_DIV2 202 << 232 #define TEGRA114_CLK_OSC_DIV4 203 << 233 #define TEGRA114_CLK_PLL_REF 204 230 #define TEGRA114_CLK_PLL_REF 204 234 #define TEGRA114_CLK_PLL_C 205 231 #define TEGRA114_CLK_PLL_C 205 235 #define TEGRA114_CLK_PLL_C_OUT1 206 232 #define TEGRA114_CLK_PLL_C_OUT1 206 236 #define TEGRA114_CLK_PLL_C2 207 233 #define TEGRA114_CLK_PLL_C2 207 237 #define TEGRA114_CLK_PLL_C3 208 234 #define TEGRA114_CLK_PLL_C3 208 238 #define TEGRA114_CLK_PLL_M 209 235 #define TEGRA114_CLK_PLL_M 209 239 #define TEGRA114_CLK_PLL_M_OUT1 210 236 #define TEGRA114_CLK_PLL_M_OUT1 210 240 #define TEGRA114_CLK_PLL_P 211 237 #define TEGRA114_CLK_PLL_P 211 241 #define TEGRA114_CLK_PLL_P_OUT1 212 238 #define TEGRA114_CLK_PLL_P_OUT1 212 242 #define TEGRA114_CLK_PLL_P_OUT2 213 239 #define TEGRA114_CLK_PLL_P_OUT2 213 243 #define TEGRA114_CLK_PLL_P_OUT3 214 240 #define TEGRA114_CLK_PLL_P_OUT3 214 244 #define TEGRA114_CLK_PLL_P_OUT4 215 241 #define TEGRA114_CLK_PLL_P_OUT4 215 245 #define TEGRA114_CLK_PLL_A 216 242 #define TEGRA114_CLK_PLL_A 216 246 #define TEGRA114_CLK_PLL_A_OUT0 217 243 #define TEGRA114_CLK_PLL_A_OUT0 217 247 #define TEGRA114_CLK_PLL_D 218 244 #define TEGRA114_CLK_PLL_D 218 248 #define TEGRA114_CLK_PLL_D_OUT0 219 245 #define TEGRA114_CLK_PLL_D_OUT0 219 249 #define TEGRA114_CLK_PLL_D2 220 246 #define TEGRA114_CLK_PLL_D2 220 250 #define TEGRA114_CLK_PLL_D2_OUT0 221 247 #define TEGRA114_CLK_PLL_D2_OUT0 221 251 #define TEGRA114_CLK_PLL_U 222 248 #define TEGRA114_CLK_PLL_U 222 252 #define TEGRA114_CLK_PLL_U_480M 223 249 #define TEGRA114_CLK_PLL_U_480M 223 253 250 254 #define TEGRA114_CLK_PLL_U_60M 224 251 #define TEGRA114_CLK_PLL_U_60M 224 255 #define TEGRA114_CLK_PLL_U_48M 225 252 #define TEGRA114_CLK_PLL_U_48M 225 256 #define TEGRA114_CLK_PLL_U_12M 226 253 #define TEGRA114_CLK_PLL_U_12M 226 257 #define TEGRA114_CLK_PLL_X 227 254 #define TEGRA114_CLK_PLL_X 227 258 #define TEGRA114_CLK_PLL_X_OUT0 228 255 #define TEGRA114_CLK_PLL_X_OUT0 228 259 #define TEGRA114_CLK_PLL_RE_VCO 229 256 #define TEGRA114_CLK_PLL_RE_VCO 229 260 #define TEGRA114_CLK_PLL_RE_OUT 230 257 #define TEGRA114_CLK_PLL_RE_OUT 230 261 #define TEGRA114_CLK_PLL_E_OUT0 231 258 #define TEGRA114_CLK_PLL_E_OUT0 231 262 #define TEGRA114_CLK_SPDIF_IN_SYNC 232 259 #define TEGRA114_CLK_SPDIF_IN_SYNC 232 263 #define TEGRA114_CLK_I2S0_SYNC 233 260 #define TEGRA114_CLK_I2S0_SYNC 233 264 #define TEGRA114_CLK_I2S1_SYNC 234 261 #define TEGRA114_CLK_I2S1_SYNC 234 265 #define TEGRA114_CLK_I2S2_SYNC 235 262 #define TEGRA114_CLK_I2S2_SYNC 235 266 #define TEGRA114_CLK_I2S3_SYNC 236 263 #define TEGRA114_CLK_I2S3_SYNC 236 267 #define TEGRA114_CLK_I2S4_SYNC 237 264 #define TEGRA114_CLK_I2S4_SYNC 237 268 #define TEGRA114_CLK_VIMCLK_SYNC 238 265 #define TEGRA114_CLK_VIMCLK_SYNC 238 269 #define TEGRA114_CLK_AUDIO0 239 266 #define TEGRA114_CLK_AUDIO0 239 270 #define TEGRA114_CLK_AUDIO1 240 267 #define TEGRA114_CLK_AUDIO1 240 271 #define TEGRA114_CLK_AUDIO2 241 268 #define TEGRA114_CLK_AUDIO2 241 272 #define TEGRA114_CLK_AUDIO3 242 269 #define TEGRA114_CLK_AUDIO3 242 273 #define TEGRA114_CLK_AUDIO4 243 270 #define TEGRA114_CLK_AUDIO4 243 274 #define TEGRA114_CLK_SPDIF 244 271 #define TEGRA114_CLK_SPDIF 244 275 /* 245 */ !! 272 #define TEGRA114_CLK_CLK_OUT_1 245 276 /* 246 */ !! 273 #define TEGRA114_CLK_CLK_OUT_2 246 277 /* 247 */ !! 274 #define TEGRA114_CLK_CLK_OUT_3 247 278 /* 248 */ !! 275 #define TEGRA114_CLK_BLINK 248 279 #define TEGRA114_CLK_OSC 249 !! 276 /* 249 */ 280 /* 250 */ 277 /* 250 */ 281 /* 251 */ 278 /* 251 */ 282 #define TEGRA114_CLK_XUSB_HOST_SRC 252 279 #define TEGRA114_CLK_XUSB_HOST_SRC 252 283 #define TEGRA114_CLK_XUSB_FALCON_SRC 253 280 #define TEGRA114_CLK_XUSB_FALCON_SRC 253 284 #define TEGRA114_CLK_XUSB_FS_SRC 254 281 #define TEGRA114_CLK_XUSB_FS_SRC 254 285 #define TEGRA114_CLK_XUSB_SS_SRC 255 282 #define TEGRA114_CLK_XUSB_SS_SRC 255 286 283 287 #define TEGRA114_CLK_XUSB_DEV_SRC 256 284 #define TEGRA114_CLK_XUSB_DEV_SRC 256 288 #define TEGRA114_CLK_XUSB_DEV 257 285 #define TEGRA114_CLK_XUSB_DEV 257 289 #define TEGRA114_CLK_XUSB_HS_SRC 258 286 #define TEGRA114_CLK_XUSB_HS_SRC 258 290 #define TEGRA114_CLK_SCLK 259 287 #define TEGRA114_CLK_SCLK 259 291 #define TEGRA114_CLK_HCLK 260 288 #define TEGRA114_CLK_HCLK 260 292 #define TEGRA114_CLK_PCLK 261 289 #define TEGRA114_CLK_PCLK 261 293 #define TEGRA114_CLK_CCLK_G 262 290 #define TEGRA114_CLK_CCLK_G 262 294 #define TEGRA114_CLK_CCLK_LP 263 291 #define TEGRA114_CLK_CCLK_LP 263 295 #define TEGRA114_CLK_DFLL_REF 264 292 #define TEGRA114_CLK_DFLL_REF 264 296 #define TEGRA114_CLK_DFLL_SOC 265 293 #define TEGRA114_CLK_DFLL_SOC 265 297 /* 266 */ 294 /* 266 */ 298 /* 267 */ 295 /* 267 */ 299 /* 268 */ 296 /* 268 */ 300 /* 269 */ 297 /* 269 */ 301 /* 270 */ 298 /* 270 */ 302 /* 271 */ 299 /* 271 */ 303 /* 272 */ 300 /* 272 */ 304 /* 273 */ 301 /* 273 */ 305 /* 274 */ 302 /* 274 */ 306 /* 275 */ 303 /* 275 */ 307 /* 276 */ 304 /* 276 */ 308 /* 277 */ 305 /* 277 */ 309 /* 278 */ 306 /* 278 */ 310 /* 279 */ 307 /* 279 */ 311 /* 280 */ 308 /* 280 */ 312 /* 281 */ 309 /* 281 */ 313 /* 282 */ 310 /* 282 */ 314 /* 283 */ 311 /* 283 */ 315 /* 284 */ 312 /* 284 */ 316 /* 285 */ 313 /* 285 */ 317 /* 286 */ 314 /* 286 */ 318 /* 287 */ 315 /* 287 */ 319 316 320 /* 288 */ 317 /* 288 */ 321 /* 289 */ 318 /* 289 */ 322 /* 290 */ 319 /* 290 */ 323 /* 291 */ 320 /* 291 */ 324 /* 292 */ 321 /* 292 */ 325 /* 293 */ 322 /* 293 */ 326 /* 294 */ 323 /* 294 */ 327 /* 295 */ 324 /* 295 */ 328 /* 296 */ 325 /* 296 */ 329 /* 297 */ 326 /* 297 */ 330 /* 298 */ 327 /* 298 */ 331 /* 299 */ 328 /* 299 */ 332 #define TEGRA114_CLK_AUDIO0_MUX 300 329 #define TEGRA114_CLK_AUDIO0_MUX 300 333 #define TEGRA114_CLK_AUDIO1_MUX 301 330 #define TEGRA114_CLK_AUDIO1_MUX 301 334 #define TEGRA114_CLK_AUDIO2_MUX 302 331 #define TEGRA114_CLK_AUDIO2_MUX 302 335 #define TEGRA114_CLK_AUDIO3_MUX 303 332 #define TEGRA114_CLK_AUDIO3_MUX 303 336 #define TEGRA114_CLK_AUDIO4_MUX 304 333 #define TEGRA114_CLK_AUDIO4_MUX 304 337 #define TEGRA114_CLK_SPDIF_MUX 305 334 #define TEGRA114_CLK_SPDIF_MUX 305 338 /* 306 */ !! 335 #define TEGRA114_CLK_CLK_OUT_1_MUX 306 339 /* 307 */ !! 336 #define TEGRA114_CLK_CLK_OUT_2_MUX 307 340 /* 308 */ !! 337 #define TEGRA114_CLK_CLK_OUT_3_MUX 308 341 #define TEGRA114_CLK_DSIA_MUX 309 338 #define TEGRA114_CLK_DSIA_MUX 309 342 #define TEGRA114_CLK_DSIB_MUX 310 339 #define TEGRA114_CLK_DSIB_MUX 310 343 #define TEGRA114_CLK_XUSB_SS_DIV2 311 340 #define TEGRA114_CLK_XUSB_SS_DIV2 311 344 #define TEGRA114_CLK_CLK_MAX 312 341 #define TEGRA114_CLK_CLK_MAX 312 345 342 346 #endif /* _DT_BINDINGS_CLOCK_TEGRA114_CAR_H * 343 #endif /* _DT_BINDINGS_CLOCK_TEGRA114_CAR_H */ 347 344
Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.