~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/include/dt-bindings/reset/amlogic,meson-gxbb-reset.h

Version: ~ [ linux-6.11.5 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.58 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.114 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.169 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.228 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.284 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.322 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.9 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /include/dt-bindings/reset/amlogic,meson-gxbb-reset.h (Architecture mips) and /include/dt-bindings/reset/amlogic,meson-gxbb-reset.h (Architecture i386)


  1 /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-C      1 /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
  2 /*                                                  2 /*
  3  * Copyright (c) 2016 BayLibre, SAS.                3  * Copyright (c) 2016 BayLibre, SAS.
  4  * Author: Neil Armstrong <narmstrong@baylibre      4  * Author: Neil Armstrong <narmstrong@baylibre.com>
  5  */                                                 5  */
  6 #ifndef _DT_BINDINGS_AMLOGIC_MESON_GXBB_RESET_      6 #ifndef _DT_BINDINGS_AMLOGIC_MESON_GXBB_RESET_H
  7 #define _DT_BINDINGS_AMLOGIC_MESON_GXBB_RESET_      7 #define _DT_BINDINGS_AMLOGIC_MESON_GXBB_RESET_H
  8                                                     8 
  9 /*      RESET0                                      9 /*      RESET0                                  */
 10 #define RESET_HIU                       0          10 #define RESET_HIU                       0
 11 /*                                      1          11 /*                                      1       */
 12 #define RESET_DOS_RESET                 2          12 #define RESET_DOS_RESET                 2
 13 #define RESET_DDR_TOP                   3          13 #define RESET_DDR_TOP                   3
 14 #define RESET_DCU_RESET                 4          14 #define RESET_DCU_RESET                 4
 15 #define RESET_VIU                       5          15 #define RESET_VIU                       5
 16 #define RESET_AIU                       6          16 #define RESET_AIU                       6
 17 #define RESET_VID_PLL_DIV               7          17 #define RESET_VID_PLL_DIV               7
 18 /*                                      8          18 /*                                      8       */
 19 #define RESET_PMUX                      9          19 #define RESET_PMUX                      9
 20 #define RESET_VENC                      10         20 #define RESET_VENC                      10
 21 #define RESET_ASSIST                    11         21 #define RESET_ASSIST                    11
 22 #define RESET_AFIFO2                    12         22 #define RESET_AFIFO2                    12
 23 #define RESET_VCBUS                     13         23 #define RESET_VCBUS                     13
 24 /*                                      14         24 /*                                      14      */
 25 /*                                      15         25 /*                                      15      */
 26 #define RESET_GIC                       16         26 #define RESET_GIC                       16
 27 #define RESET_CAPB3_DECODE              17         27 #define RESET_CAPB3_DECODE              17
 28 #define RESET_NAND_CAPB3                18         28 #define RESET_NAND_CAPB3                18
 29 #define RESET_HDMITX_CAPB3              19         29 #define RESET_HDMITX_CAPB3              19
 30 #define RESET_MALI_CAPB3                20         30 #define RESET_MALI_CAPB3                20
 31 #define RESET_DOS_CAPB3                 21         31 #define RESET_DOS_CAPB3                 21
 32 #define RESET_SYS_CPU_CAPB3             22         32 #define RESET_SYS_CPU_CAPB3             22
 33 #define RESET_CBUS_CAPB3                23         33 #define RESET_CBUS_CAPB3                23
 34 #define RESET_AHB_CNTL                  24         34 #define RESET_AHB_CNTL                  24
 35 #define RESET_AHB_DATA                  25         35 #define RESET_AHB_DATA                  25
 36 #define RESET_VCBUS_CLK81               26         36 #define RESET_VCBUS_CLK81               26
 37 #define RESET_MMC                       27         37 #define RESET_MMC                       27
 38 #define RESET_MIPI_0                    28         38 #define RESET_MIPI_0                    28
 39 #define RESET_MIPI_1                    29         39 #define RESET_MIPI_1                    29
 40 #define RESET_MIPI_2                    30         40 #define RESET_MIPI_2                    30
 41 #define RESET_MIPI_3                    31         41 #define RESET_MIPI_3                    31
 42 /*      RESET1                                     42 /*      RESET1                                  */
 43 #define RESET_CPPM                      32         43 #define RESET_CPPM                      32
 44 #define RESET_DEMUX                     33         44 #define RESET_DEMUX                     33
 45 #define RESET_USB_OTG                   34         45 #define RESET_USB_OTG                   34
 46 #define RESET_DDR                       35         46 #define RESET_DDR                       35
 47 #define RESET_AO_RESET                  36         47 #define RESET_AO_RESET                  36
 48 #define RESET_BT656                     37         48 #define RESET_BT656                     37
 49 #define RESET_AHB_SRAM                  38         49 #define RESET_AHB_SRAM                  38
 50 /*                                      39         50 /*                                      39      */
 51 #define RESET_PARSER                    40         51 #define RESET_PARSER                    40
 52 #define RESET_BLKMV                     41         52 #define RESET_BLKMV                     41
 53 #define RESET_ISA                       42         53 #define RESET_ISA                       42
 54 #define RESET_ETHERNET                  43         54 #define RESET_ETHERNET                  43
 55 #define RESET_SD_EMMC_A                 44         55 #define RESET_SD_EMMC_A                 44
 56 #define RESET_SD_EMMC_B                 45         56 #define RESET_SD_EMMC_B                 45
 57 #define RESET_SD_EMMC_C                 46         57 #define RESET_SD_EMMC_C                 46
 58 #define RESET_ROM_BOOT                  47         58 #define RESET_ROM_BOOT                  47
 59 #define RESET_SYS_CPU_0                 48         59 #define RESET_SYS_CPU_0                 48
 60 #define RESET_SYS_CPU_1                 49         60 #define RESET_SYS_CPU_1                 49
 61 #define RESET_SYS_CPU_2                 50         61 #define RESET_SYS_CPU_2                 50
 62 #define RESET_SYS_CPU_3                 51         62 #define RESET_SYS_CPU_3                 51
 63 #define RESET_SYS_CPU_CORE_0            52         63 #define RESET_SYS_CPU_CORE_0            52
 64 #define RESET_SYS_CPU_CORE_1            53         64 #define RESET_SYS_CPU_CORE_1            53
 65 #define RESET_SYS_CPU_CORE_2            54         65 #define RESET_SYS_CPU_CORE_2            54
 66 #define RESET_SYS_CPU_CORE_3            55         66 #define RESET_SYS_CPU_CORE_3            55
 67 #define RESET_SYS_PLL_DIV               56         67 #define RESET_SYS_PLL_DIV               56
 68 #define RESET_SYS_CPU_AXI               57         68 #define RESET_SYS_CPU_AXI               57
 69 #define RESET_SYS_CPU_L2                58         69 #define RESET_SYS_CPU_L2                58
 70 #define RESET_SYS_CPU_P                 59         70 #define RESET_SYS_CPU_P                 59
 71 #define RESET_SYS_CPU_MBIST             60         71 #define RESET_SYS_CPU_MBIST             60
 72 #define RESET_ACODEC                    61         72 #define RESET_ACODEC                    61
 73 /*                                      62         73 /*                                      62      */
 74 /*                                      63         74 /*                                      63      */
 75 /*      RESET2                                     75 /*      RESET2                                  */
 76 #define RESET_VD_RMEM                   64         76 #define RESET_VD_RMEM                   64
 77 #define RESET_AUDIN                     65         77 #define RESET_AUDIN                     65
 78 #define RESET_HDMI_TX                   66         78 #define RESET_HDMI_TX                   66
 79 /*                                      67         79 /*                                      67      */
 80 /*                                      68         80 /*                                      68      */
 81 /*                                      69         81 /*                                      69      */
 82 #define RESET_GE2D                      70         82 #define RESET_GE2D                      70
 83 #define RESET_PARSER_REG                71         83 #define RESET_PARSER_REG                71
 84 #define RESET_PARSER_FETCH              72         84 #define RESET_PARSER_FETCH              72
 85 #define RESET_PARSER_CTL                73         85 #define RESET_PARSER_CTL                73
 86 #define RESET_PARSER_TOP                74         86 #define RESET_PARSER_TOP                74
 87 /*                                      75         87 /*                                      75      */
 88 /*                                      76         88 /*                                      76      */
 89 #define RESET_AO_CPU_RESET              77         89 #define RESET_AO_CPU_RESET              77
 90 #define RESET_MALI                      78         90 #define RESET_MALI                      78
 91 #define RESET_HDMI_SYSTEM_RESET         79         91 #define RESET_HDMI_SYSTEM_RESET         79
 92 /*                                      80-95      92 /*                                      80-95   */
 93 /*      RESET3                                     93 /*      RESET3                                  */
 94 #define RESET_RING_OSCILLATOR           96         94 #define RESET_RING_OSCILLATOR           96
 95 #define RESET_SYS_CPU                   97         95 #define RESET_SYS_CPU                   97
 96 #define RESET_EFUSE                     98         96 #define RESET_EFUSE                     98
 97 #define RESET_SYS_CPU_BVCI              99         97 #define RESET_SYS_CPU_BVCI              99
 98 #define RESET_AIFIFO                    100        98 #define RESET_AIFIFO                    100
 99 #define RESET_TVFE                      101        99 #define RESET_TVFE                      101
100 #define RESET_AHB_BRIDGE_CNTL           102       100 #define RESET_AHB_BRIDGE_CNTL           102
101 /*                                      103       101 /*                                      103     */
102 #define RESET_AUDIO_DAC                 104       102 #define RESET_AUDIO_DAC                 104
103 #define RESET_DEMUX_TOP                 105       103 #define RESET_DEMUX_TOP                 105
104 #define RESET_DEMUX_DES                 106       104 #define RESET_DEMUX_DES                 106
105 #define RESET_DEMUX_S2P_0               107       105 #define RESET_DEMUX_S2P_0               107
106 #define RESET_DEMUX_S2P_1               108       106 #define RESET_DEMUX_S2P_1               108
107 #define RESET_DEMUX_RESET_0             109       107 #define RESET_DEMUX_RESET_0             109
108 #define RESET_DEMUX_RESET_1             110       108 #define RESET_DEMUX_RESET_1             110
109 #define RESET_DEMUX_RESET_2             111       109 #define RESET_DEMUX_RESET_2             111
110 /*                                      112-12    110 /*                                      112-127 */
111 /*      RESET4                                    111 /*      RESET4                                  */
112 /*                                      128       112 /*                                      128     */
113 /*                                      129       113 /*                                      129     */
114 /*                                      130       114 /*                                      130     */
115 /*                                      131       115 /*                                      131     */
116 #define RESET_DVIN_RESET                132       116 #define RESET_DVIN_RESET                132
117 #define RESET_RDMA                      133       117 #define RESET_RDMA                      133
118 #define RESET_VENCI                     134       118 #define RESET_VENCI                     134
119 #define RESET_VENCP                     135       119 #define RESET_VENCP                     135
120 /*                                      136       120 /*                                      136     */
121 #define RESET_VDAC                      137       121 #define RESET_VDAC                      137
122 #define RESET_RTC                       138       122 #define RESET_RTC                       138
123 /*                                      139       123 /*                                      139     */
124 #define RESET_VDI6                      140       124 #define RESET_VDI6                      140
125 #define RESET_VENCL                     141       125 #define RESET_VENCL                     141
126 #define RESET_I2C_MASTER_2              142       126 #define RESET_I2C_MASTER_2              142
127 #define RESET_I2C_MASTER_1              143       127 #define RESET_I2C_MASTER_1              143
128 /*                                      144-15    128 /*                                      144-159 */
129 /*      RESET5                                    129 /*      RESET5                                  */
130 /*                                      160-19    130 /*                                      160-191 */
131 /*      RESET6                                    131 /*      RESET6                                  */
132 #define RESET_PERIPHS_GENERAL           192       132 #define RESET_PERIPHS_GENERAL           192
133 #define RESET_PERIPHS_SPICC             193       133 #define RESET_PERIPHS_SPICC             193
134 #define RESET_PERIPHS_SMART_CARD        194       134 #define RESET_PERIPHS_SMART_CARD        194
135 #define RESET_PERIPHS_SAR_ADC           195       135 #define RESET_PERIPHS_SAR_ADC           195
136 #define RESET_PERIPHS_I2C_MASTER_0      196       136 #define RESET_PERIPHS_I2C_MASTER_0      196
137 #define RESET_SANA                      197       137 #define RESET_SANA                      197
138 /*                                      198       138 /*                                      198     */
139 #define RESET_PERIPHS_STREAM_INTERFACE  199       139 #define RESET_PERIPHS_STREAM_INTERFACE  199
140 #define RESET_PERIPHS_SDIO              200       140 #define RESET_PERIPHS_SDIO              200
141 #define RESET_PERIPHS_UART_0            201       141 #define RESET_PERIPHS_UART_0            201
142 #define RESET_PERIPHS_UART_1_2          202       142 #define RESET_PERIPHS_UART_1_2          202
143 #define RESET_PERIPHS_ASYNC_0           203       143 #define RESET_PERIPHS_ASYNC_0           203
144 #define RESET_PERIPHS_ASYNC_1           204       144 #define RESET_PERIPHS_ASYNC_1           204
145 #define RESET_PERIPHS_SPI_0             205       145 #define RESET_PERIPHS_SPI_0             205
146 #define RESET_PERIPHS_SDHC              206       146 #define RESET_PERIPHS_SDHC              206
147 #define RESET_UART_SLIP                 207       147 #define RESET_UART_SLIP                 207
148 /*                                      208-22    148 /*                                      208-223 */
149 /*      RESET7                                    149 /*      RESET7                                  */
150 #define RESET_USB_DDR_0                 224       150 #define RESET_USB_DDR_0                 224
151 #define RESET_USB_DDR_1                 225       151 #define RESET_USB_DDR_1                 225
152 #define RESET_USB_DDR_2                 226       152 #define RESET_USB_DDR_2                 226
153 #define RESET_USB_DDR_3                 227       153 #define RESET_USB_DDR_3                 227
154 /*                                      228       154 /*                                      228     */
155 #define RESET_DEVICE_MMC_ARB            229       155 #define RESET_DEVICE_MMC_ARB            229
156 /*                                      230       156 /*                                      230     */
157 #define RESET_VID_LOCK                  231       157 #define RESET_VID_LOCK                  231
158 #define RESET_A9_DMC_PIPEL              232       158 #define RESET_A9_DMC_PIPEL              232
159 /*                                      233-25    159 /*                                      233-255 */
160                                                   160 
161 #endif                                            161 #endif
162                                                   162 

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php