~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/include/dt-bindings/reset/mediatek,mt6795-resets.h

Version: ~ [ linux-6.11.5 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.58 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.114 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.169 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.228 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.284 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.322 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.9 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /include/dt-bindings/reset/mediatek,mt6795-resets.h (Architecture mips) and /include/dt-bindings/reset/mediatek,mt6795-resets.h (Architecture alpha)


  1 /* SPDX-License-Identifier: (GPL-2.0+ OR BSD-2      1 /* SPDX-License-Identifier: (GPL-2.0+ OR BSD-2-Clause) */
  2 /*                                                  2 /*
  3  * Copyright (c) 2022 Collabora Ltd.                3  * Copyright (c) 2022 Collabora Ltd.
  4  * Author: AngeloGioacchino Del Regno <angelog      4  * Author: AngeloGioacchino Del Regno <angelogioacchino.delregno@collabora.com>
  5  */                                                 5  */
  6                                                     6 
  7 #ifndef _DT_BINDINGS_RESET_CONTROLLER_MT6795        7 #ifndef _DT_BINDINGS_RESET_CONTROLLER_MT6795
  8 #define _DT_BINDINGS_RESET_CONTROLLER_MT6795        8 #define _DT_BINDINGS_RESET_CONTROLLER_MT6795
  9                                                     9 
 10 /* INFRACFG resets */                              10 /* INFRACFG resets */
 11 #define MT6795_INFRA_RST0_SCPSYS_RST               11 #define MT6795_INFRA_RST0_SCPSYS_RST            0
 12 #define MT6795_INFRA_RST0_PMIC_WRAP_RST            12 #define MT6795_INFRA_RST0_PMIC_WRAP_RST         1
 13 #define MT6795_INFRA_RST1_MIPI_DSI_RST             13 #define MT6795_INFRA_RST1_MIPI_DSI_RST          2
 14 #define MT6795_INFRA_RST1_MIPI_CSI_RST             14 #define MT6795_INFRA_RST1_MIPI_CSI_RST          3
 15 #define MT6795_INFRA_RST1_MM_IOMMU_RST             15 #define MT6795_INFRA_RST1_MM_IOMMU_RST          4
 16                                                    16 
 17 /* MMSYS resets */                                 17 /* MMSYS resets */
 18 #define MT6795_MMSYS_SW0_RST_B_SMI_COMMON          18 #define MT6795_MMSYS_SW0_RST_B_SMI_COMMON       0
 19 #define MT6795_MMSYS_SW0_RST_B_SMI_LARB            19 #define MT6795_MMSYS_SW0_RST_B_SMI_LARB         1
 20 #define MT6795_MMSYS_SW0_RST_B_CAM_MDP             20 #define MT6795_MMSYS_SW0_RST_B_CAM_MDP          2
 21 #define MT6795_MMSYS_SW0_RST_B_MDP_RDMA0           21 #define MT6795_MMSYS_SW0_RST_B_MDP_RDMA0        3
 22 #define MT6795_MMSYS_SW0_RST_B_MDP_RDMA1           22 #define MT6795_MMSYS_SW0_RST_B_MDP_RDMA1        4
 23 #define MT6795_MMSYS_SW0_RST_B_MDP_RSZ0            23 #define MT6795_MMSYS_SW0_RST_B_MDP_RSZ0         5
 24 #define MT6795_MMSYS_SW0_RST_B_MDP_RSZ1            24 #define MT6795_MMSYS_SW0_RST_B_MDP_RSZ1         6
 25 #define MT6795_MMSYS_SW0_RST_B_MDP_RSZ2            25 #define MT6795_MMSYS_SW0_RST_B_MDP_RSZ2         7
 26 #define MT6795_MMSYS_SW0_RST_B_MDP_TDSHP0          26 #define MT6795_MMSYS_SW0_RST_B_MDP_TDSHP0       8
 27 #define MT6795_MMSYS_SW0_RST_B_MDP_TDSHP1          27 #define MT6795_MMSYS_SW0_RST_B_MDP_TDSHP1       9
 28 #define MT6795_MMSYS_SW0_RST_B_MDP_WDMA            28 #define MT6795_MMSYS_SW0_RST_B_MDP_WDMA         10
 29 #define MT6795_MMSYS_SW0_RST_B_MDP_WROT0           29 #define MT6795_MMSYS_SW0_RST_B_MDP_WROT0        11
 30 #define MT6795_MMSYS_SW0_RST_B_MDP_WROT1           30 #define MT6795_MMSYS_SW0_RST_B_MDP_WROT1        12
 31 #define MT6795_MMSYS_SW0_RST_B_MDP_CROP            31 #define MT6795_MMSYS_SW0_RST_B_MDP_CROP         13
 32                                                    32 
 33 /*  PERICFG resets */                              33 /*  PERICFG resets */
 34 #define MT6795_PERI_NFI_SW_RST                     34 #define MT6795_PERI_NFI_SW_RST                  0
 35 #define MT6795_PERI_THERM_SW_RST                   35 #define MT6795_PERI_THERM_SW_RST                1
 36 #define MT6795_PERI_MSDC1_SW_RST                   36 #define MT6795_PERI_MSDC1_SW_RST                2
 37                                                    37 
 38 /* TOPRGU resets */                                38 /* TOPRGU resets */
 39 #define MT6795_TOPRGU_INFRA_SW_RST                 39 #define MT6795_TOPRGU_INFRA_SW_RST              0
 40 #define MT6795_TOPRGU_MM_SW_RST                    40 #define MT6795_TOPRGU_MM_SW_RST                 1
 41 #define MT6795_TOPRGU_MFG_SW_RST                   41 #define MT6795_TOPRGU_MFG_SW_RST                2
 42 #define MT6795_TOPRGU_VENC_SW_RST                  42 #define MT6795_TOPRGU_VENC_SW_RST               3
 43 #define MT6795_TOPRGU_VDEC_SW_RST                  43 #define MT6795_TOPRGU_VDEC_SW_RST               4
 44 #define MT6795_TOPRGU_IMG_SW_RST                   44 #define MT6795_TOPRGU_IMG_SW_RST                5
 45 #define MT6795_TOPRGU_DDRPHY_SW_RST                45 #define MT6795_TOPRGU_DDRPHY_SW_RST             6
 46 #define MT6795_TOPRGU_MD_SW_RST                    46 #define MT6795_TOPRGU_MD_SW_RST                 7
 47 #define MT6795_TOPRGU_INFRA_AO_SW_RST              47 #define MT6795_TOPRGU_INFRA_AO_SW_RST           8
 48 #define MT6795_TOPRGU_MD_LITE_SW_RST               48 #define MT6795_TOPRGU_MD_LITE_SW_RST            9
 49 #define MT6795_TOPRGU_APMIXED_SW_RST               49 #define MT6795_TOPRGU_APMIXED_SW_RST            10
 50 #define MT6795_TOPRGU_PWRAP_SPI_CTL_RST            50 #define MT6795_TOPRGU_PWRAP_SPI_CTL_RST         11
 51 #define MT6795_TOPRGU_SW_RST_NUM                   51 #define MT6795_TOPRGU_SW_RST_NUM                12
 52                                                    52 
 53 #endif  /* _DT_BINDINGS_RESET_CONTROLLER_MT679     53 #endif  /* _DT_BINDINGS_RESET_CONTROLLER_MT6795 */
 54                                                    54 

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php