~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/include/dt-bindings/reset/mt2701-resets.h

Version: ~ [ linux-6.11.5 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.58 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.114 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.169 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.228 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.284 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.322 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.9 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /include/dt-bindings/reset/mt2701-resets.h (Version linux-6.11.5) and /include/dt-bindings/reset/mt2701-resets.h (Version linux-5.1.21)


  1 /* SPDX-License-Identifier: GPL-2.0-only */    << 
  2 /*                                                  1 /*
  3  * Copyright (c) 2015 MediaTek, Shunli Wang <s      2  * Copyright (c) 2015 MediaTek, Shunli Wang <shunli.wang@mediatek.com>
                                                   >>   3  *
                                                   >>   4  * This program is free software; you can redistribute it and/or modify
                                                   >>   5  * it under the terms of the GNU General Public License version 2 as
                                                   >>   6  * published by the Free Software Foundation.
                                                   >>   7  *
                                                   >>   8  * This program is distributed in the hope that it will be useful,
                                                   >>   9  * but WITHOUT ANY WARRANTY; without even the implied warranty of
                                                   >>  10  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
                                                   >>  11  * GNU General Public License for more details.
  4  */                                                12  */
  5                                                    13 
  6 #ifndef _DT_BINDINGS_RESET_CONTROLLER_MT2701       14 #ifndef _DT_BINDINGS_RESET_CONTROLLER_MT2701
  7 #define _DT_BINDINGS_RESET_CONTROLLER_MT2701       15 #define _DT_BINDINGS_RESET_CONTROLLER_MT2701
  8                                                    16 
  9 /* INFRACFG resets */                              17 /* INFRACFG resets */
 10 #define MT2701_INFRA_EMI_REG_RST                   18 #define MT2701_INFRA_EMI_REG_RST                0
 11 #define MT2701_INFRA_DRAMC0_A0_RST                 19 #define MT2701_INFRA_DRAMC0_A0_RST              1
 12 #define MT2701_INFRA_FHCTL_RST                     20 #define MT2701_INFRA_FHCTL_RST                  2
 13 #define MT2701_INFRA_APCIRQ_EINT_RST               21 #define MT2701_INFRA_APCIRQ_EINT_RST            3
 14 #define MT2701_INFRA_APXGPT_RST                    22 #define MT2701_INFRA_APXGPT_RST                 4
 15 #define MT2701_INFRA_SCPSYS_RST                    23 #define MT2701_INFRA_SCPSYS_RST                 5
 16 #define MT2701_INFRA_KP_RST                        24 #define MT2701_INFRA_KP_RST                     6
 17 #define MT2701_INFRA_PMIC_WRAP_RST                 25 #define MT2701_INFRA_PMIC_WRAP_RST              7
 18 #define MT2701_INFRA_MIPI_RST                      26 #define MT2701_INFRA_MIPI_RST                   8
 19 #define MT2701_INFRA_IRRX_RST                      27 #define MT2701_INFRA_IRRX_RST                   9
 20 #define MT2701_INFRA_CEC_RST                       28 #define MT2701_INFRA_CEC_RST                    10
 21 #define MT2701_INFRA_EMI_RST                       29 #define MT2701_INFRA_EMI_RST                    32
 22 #define MT2701_INFRA_DRAMC0_RST                    30 #define MT2701_INFRA_DRAMC0_RST                 34
 23 #define MT2701_INFRA_TRNG_RST                      31 #define MT2701_INFRA_TRNG_RST                   37
 24 #define MT2701_INFRA_SYSIRQ_RST                    32 #define MT2701_INFRA_SYSIRQ_RST                 38
 25                                                    33 
 26 /*  PERICFG resets */                              34 /*  PERICFG resets */
 27 #define MT2701_PERI_UART0_SW_RST                   35 #define MT2701_PERI_UART0_SW_RST                0
 28 #define MT2701_PERI_UART1_SW_RST                   36 #define MT2701_PERI_UART1_SW_RST                1
 29 #define MT2701_PERI_UART2_SW_RST                   37 #define MT2701_PERI_UART2_SW_RST                2
 30 #define MT2701_PERI_UART3_SW_RST                   38 #define MT2701_PERI_UART3_SW_RST                3
 31 #define MT2701_PERI_GCPU_SW_RST                    39 #define MT2701_PERI_GCPU_SW_RST                 5
 32 #define MT2701_PERI_BTIF_SW_RST                    40 #define MT2701_PERI_BTIF_SW_RST                 6
 33 #define MT2701_PERI_PWM_SW_RST                     41 #define MT2701_PERI_PWM_SW_RST                  8
 34 #define MT2701_PERI_AUXADC_SW_RST                  42 #define MT2701_PERI_AUXADC_SW_RST               10
 35 #define MT2701_PERI_DMA_SW_RST                     43 #define MT2701_PERI_DMA_SW_RST                  11
 36 #define MT2701_PERI_NFI_SW_RST                     44 #define MT2701_PERI_NFI_SW_RST                  14
 37 #define MT2701_PERI_NLI_SW_RST                     45 #define MT2701_PERI_NLI_SW_RST                  15
 38 #define MT2701_PERI_THERM_SW_RST                   46 #define MT2701_PERI_THERM_SW_RST                16
 39 #define MT2701_PERI_MSDC2_SW_RST                   47 #define MT2701_PERI_MSDC2_SW_RST                17
 40 #define MT2701_PERI_MSDC0_SW_RST                   48 #define MT2701_PERI_MSDC0_SW_RST                19
 41 #define MT2701_PERI_MSDC1_SW_RST                   49 #define MT2701_PERI_MSDC1_SW_RST                20
 42 #define MT2701_PERI_I2C0_SW_RST                    50 #define MT2701_PERI_I2C0_SW_RST                 22
 43 #define MT2701_PERI_I2C1_SW_RST                    51 #define MT2701_PERI_I2C1_SW_RST                 23
 44 #define MT2701_PERI_I2C2_SW_RST                    52 #define MT2701_PERI_I2C2_SW_RST                 24
 45 #define MT2701_PERI_I2C3_SW_RST                    53 #define MT2701_PERI_I2C3_SW_RST                 25
 46 #define MT2701_PERI_USB_SW_RST                     54 #define MT2701_PERI_USB_SW_RST                  28
 47 #define MT2701_PERI_ETH_SW_RST                     55 #define MT2701_PERI_ETH_SW_RST                  29
 48 #define MT2701_PERI_SPI0_SW_RST                    56 #define MT2701_PERI_SPI0_SW_RST                 33
 49                                                    57 
 50 /* TOPRGU resets */                                58 /* TOPRGU resets */
 51 #define MT2701_TOPRGU_INFRA_RST                    59 #define MT2701_TOPRGU_INFRA_RST                 0
 52 #define MT2701_TOPRGU_MM_RST                       60 #define MT2701_TOPRGU_MM_RST                    1
 53 #define MT2701_TOPRGU_MFG_RST                      61 #define MT2701_TOPRGU_MFG_RST                   2
 54 #define MT2701_TOPRGU_ETHDMA_RST                   62 #define MT2701_TOPRGU_ETHDMA_RST                3
 55 #define MT2701_TOPRGU_VDEC_RST                     63 #define MT2701_TOPRGU_VDEC_RST                  4
 56 #define MT2701_TOPRGU_VENC_IMG_RST                 64 #define MT2701_TOPRGU_VENC_IMG_RST              5
 57 #define MT2701_TOPRGU_DDRPHY_RST                   65 #define MT2701_TOPRGU_DDRPHY_RST                6
 58 #define MT2701_TOPRGU_MD_RST                       66 #define MT2701_TOPRGU_MD_RST                    7
 59 #define MT2701_TOPRGU_INFRA_AO_RST                 67 #define MT2701_TOPRGU_INFRA_AO_RST              8
 60 #define MT2701_TOPRGU_CONN_RST                     68 #define MT2701_TOPRGU_CONN_RST                  9
 61 #define MT2701_TOPRGU_APMIXED_RST                  69 #define MT2701_TOPRGU_APMIXED_RST               10
 62 #define MT2701_TOPRGU_HIFSYS_RST                   70 #define MT2701_TOPRGU_HIFSYS_RST                11
 63 #define MT2701_TOPRGU_CONN_MCU_RST                 71 #define MT2701_TOPRGU_CONN_MCU_RST              12
 64 #define MT2701_TOPRGU_BDP_DISP_RST                 72 #define MT2701_TOPRGU_BDP_DISP_RST              13
 65                                                    73 
 66 /* HIFSYS resets */                                74 /* HIFSYS resets */
 67 #define MT2701_HIFSYS_UHOST0_RST                   75 #define MT2701_HIFSYS_UHOST0_RST                3
 68 #define MT2701_HIFSYS_UHOST1_RST                   76 #define MT2701_HIFSYS_UHOST1_RST                4
 69 #define MT2701_HIFSYS_UPHY0_RST                    77 #define MT2701_HIFSYS_UPHY0_RST                 21
 70 #define MT2701_HIFSYS_UPHY1_RST                    78 #define MT2701_HIFSYS_UPHY1_RST                 22
 71 #define MT2701_HIFSYS_PCIE0_RST                    79 #define MT2701_HIFSYS_PCIE0_RST                 24
 72 #define MT2701_HIFSYS_PCIE1_RST                    80 #define MT2701_HIFSYS_PCIE1_RST                 25
 73 #define MT2701_HIFSYS_PCIE2_RST                    81 #define MT2701_HIFSYS_PCIE2_RST                 26
 74                                                    82 
 75 /* ETHSYS resets */                                83 /* ETHSYS resets */
 76 #define MT2701_ETHSYS_SYS_RST                      84 #define MT2701_ETHSYS_SYS_RST                   0
 77 #define MT2701_ETHSYS_MCM_RST                      85 #define MT2701_ETHSYS_MCM_RST                   2
 78 #define MT2701_ETHSYS_FE_RST                       86 #define MT2701_ETHSYS_FE_RST                    6
 79 #define MT2701_ETHSYS_GMAC_RST                     87 #define MT2701_ETHSYS_GMAC_RST                  23
 80 #define MT2701_ETHSYS_PPE_RST                      88 #define MT2701_ETHSYS_PPE_RST                   31
 81                                                    89 
 82 /* G3DSYS resets */                                90 /* G3DSYS resets */
 83 #define MT2701_G3DSYS_CORE_RST                     91 #define MT2701_G3DSYS_CORE_RST                  0
 84                                                    92 
 85 #endif  /* _DT_BINDINGS_RESET_CONTROLLER_MT270     93 #endif  /* _DT_BINDINGS_RESET_CONTROLLER_MT2701 */
 86                                                    94 

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php