~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/include/dt-bindings/reset/mt8195-resets.h

Version: ~ [ linux-6.11.5 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.58 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.114 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.169 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.228 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.284 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.322 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.9 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /include/dt-bindings/reset/mt8195-resets.h (Version linux-6.11.5) and /include/dt-bindings/reset/mt8195-resets.h (Version linux-5.7.19)


  1 /* SPDX-License-Identifier: (GPL-2.0+ OR BSD-3      1 
  2 /*                                                
  3  * Copyright (c) 2021 MediaTek Inc.               
  4  * Author: Christine Zhu <christine.zhu@mediat    
  5  */                                               
  6                                                   
  7 #ifndef _DT_BINDINGS_RESET_CONTROLLER_MT8195      
  8 #define _DT_BINDINGS_RESET_CONTROLLER_MT8195      
  9                                                   
 10 /* TOPRGU resets */                               
 11 #define MT8195_TOPRGU_CONN_MCU_SW_RST             
 12 #define MT8195_TOPRGU_INFRA_GRST_SW_RST           
 13 #define MT8195_TOPRGU_APU_SW_RST                  
 14 #define MT8195_TOPRGU_INFRA_AO_GRST_SW_RST        
 15 #define MT8195_TOPRGU_MMSYS_SW_RST                
 16 #define MT8195_TOPRGU_MFG_SW_RST                  
 17 #define MT8195_TOPRGU_VENC_SW_RST                 
 18 #define MT8195_TOPRGU_VDEC_SW_RST                 
 19 #define MT8195_TOPRGU_IMG_SW_RST                  
 20 #define MT8195_TOPRGU_APMIXEDSYS_SW_RST           
 21 #define MT8195_TOPRGU_AUDIO_SW_RST                
 22 #define MT8195_TOPRGU_CAMSYS_SW_RST               
 23 #define MT8195_TOPRGU_EDPTX_SW_RST                
 24 #define MT8195_TOPRGU_ADSPSYS_SW_RST              
 25 #define MT8195_TOPRGU_DPTX_SW_RST                 
 26 #define MT8195_TOPRGU_SPMI_MST_SW_RST             
 27                                                   
 28 #define MT8195_TOPRGU_SW_RST_NUM                  
 29                                                   
 30 /* INFRA resets */                                
 31 #define MT8195_INFRA_RST0_THERM_CTRL_SWRST        
 32 #define MT8195_INFRA_RST3_THERM_CTRL_PTP_SWRST    
 33 #define MT8195_INFRA_RST4_THERM_CTRL_MCU_SWRST    
 34 #define MT8195_INFRA_RST2_PCIE_P0_SWRST           
 35 #define MT8195_INFRA_RST2_PCIE_P1_SWRST           
 36 #define MT8195_INFRA_RST2_USBSIF_P1_SWRST         
 37                                                   
 38 /* VDOSYS1 */                                     
 39 #define MT8195_VDOSYS1_SW0_RST_B_SMI_LARB2        
 40 #define MT8195_VDOSYS1_SW0_RST_B_SMI_LARB3        
 41 #define MT8195_VDOSYS1_SW0_RST_B_GALS             
 42 #define MT8195_VDOSYS1_SW0_RST_B_FAKE_ENG0        
 43 #define MT8195_VDOSYS1_SW0_RST_B_FAKE_ENG1        
 44 #define MT8195_VDOSYS1_SW0_RST_B_MDP_RDMA0        
 45 #define MT8195_VDOSYS1_SW0_RST_B_MDP_RDMA1        
 46 #define MT8195_VDOSYS1_SW0_RST_B_MDP_RDMA2        
 47 #define MT8195_VDOSYS1_SW0_RST_B_MDP_RDMA3        
 48 #define MT8195_VDOSYS1_SW0_RST_B_VPP_MERGE0       
 49 #define MT8195_VDOSYS1_SW0_RST_B_VPP_MERGE1       
 50 #define MT8195_VDOSYS1_SW0_RST_B_VPP_MERGE2       
 51 #define MT8195_VDOSYS1_SW0_RST_B_VPP_MERGE3       
 52 #define MT8195_VDOSYS1_SW0_RST_B_VPP_MERGE4       
 53 #define MT8195_VDOSYS1_SW0_RST_B_VPP2_TO_VDO1_    
 54 #define MT8195_VDOSYS1_SW0_RST_B_VPP3_TO_VDO1_    
 55 #define MT8195_VDOSYS1_SW0_RST_B_DISP_MUTEX       
 56 #define MT8195_VDOSYS1_SW0_RST_B_MDP_RDMA4        
 57 #define MT8195_VDOSYS1_SW0_RST_B_MDP_RDMA5        
 58 #define MT8195_VDOSYS1_SW0_RST_B_MDP_RDMA6        
 59 #define MT8195_VDOSYS1_SW0_RST_B_MDP_RDMA7        
 60 #define MT8195_VDOSYS1_SW0_RST_B_DP_INTF0         
 61 #define MT8195_VDOSYS1_SW0_RST_B_DPI0             
 62 #define MT8195_VDOSYS1_SW0_RST_B_DPI1             
 63 #define MT8195_VDOSYS1_SW0_RST_B_DISP_MONITOR     
 64 #define MT8195_VDOSYS1_SW0_RST_B_MERGE0_DL_ASY    
 65 #define MT8195_VDOSYS1_SW0_RST_B_MERGE1_DL_ASY    
 66 #define MT8195_VDOSYS1_SW0_RST_B_MERGE2_DL_ASY    
 67 #define MT8195_VDOSYS1_SW0_RST_B_MERGE3_DL_ASY    
 68 #define MT8195_VDOSYS1_SW0_RST_B_MERGE4_DL_ASY    
 69 #define MT8195_VDOSYS1_SW0_RST_B_VDO0_DSC_TO_V    
 70 #define MT8195_VDOSYS1_SW0_RST_B_VDO0_MERGE_TO    
 71 #define MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_FE0      
 72 #define MT8195_VDOSYS1_SW1_RST_B_HDR_GFX_FE0      
 73 #define MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_BE       
 74 #define MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_FE1      
 75 #define MT8195_VDOSYS1_SW1_RST_B_HDR_GFX_FE1      
 76 #define MT8195_VDOSYS1_SW1_RST_B_DISP_MIXER       
 77 #define MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_FE0_D    
 78 #define MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_FE1_D    
 79 #define MT8195_VDOSYS1_SW1_RST_B_HDR_GFX_FE0_D    
 80 #define MT8195_VDOSYS1_SW1_RST_B_HDR_GFX_FE1_D    
 81 #define MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_BE_DL    
 82                                                   
 83 #endif  /* _DT_BINDINGS_RESET_CONTROLLER_MT819    
 84                                                   

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php