~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/include/dt-bindings/reset/mt8195-resets.h

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /include/dt-bindings/reset/mt8195-resets.h (Version linux-6.12-rc7) and /include/dt-bindings/reset/mt8195-resets.h (Version linux-6.5.13)


  1 /* SPDX-License-Identifier: (GPL-2.0+ OR BSD-3      1 /* SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)*/
  2 /*                                                  2 /*
  3  * Copyright (c) 2021 MediaTek Inc.                 3  * Copyright (c) 2021 MediaTek Inc.
  4  * Author: Christine Zhu <christine.zhu@mediat      4  * Author: Christine Zhu <christine.zhu@mediatek.com>
  5  */                                                 5  */
  6                                                     6 
  7 #ifndef _DT_BINDINGS_RESET_CONTROLLER_MT8195        7 #ifndef _DT_BINDINGS_RESET_CONTROLLER_MT8195
  8 #define _DT_BINDINGS_RESET_CONTROLLER_MT8195        8 #define _DT_BINDINGS_RESET_CONTROLLER_MT8195
  9                                                     9 
 10 /* TOPRGU resets */                                10 /* TOPRGU resets */
 11 #define MT8195_TOPRGU_CONN_MCU_SW_RST              11 #define MT8195_TOPRGU_CONN_MCU_SW_RST          0
 12 #define MT8195_TOPRGU_INFRA_GRST_SW_RST            12 #define MT8195_TOPRGU_INFRA_GRST_SW_RST        1
 13 #define MT8195_TOPRGU_APU_SW_RST                   13 #define MT8195_TOPRGU_APU_SW_RST               2
 14 #define MT8195_TOPRGU_INFRA_AO_GRST_SW_RST         14 #define MT8195_TOPRGU_INFRA_AO_GRST_SW_RST     6
 15 #define MT8195_TOPRGU_MMSYS_SW_RST                 15 #define MT8195_TOPRGU_MMSYS_SW_RST             7
 16 #define MT8195_TOPRGU_MFG_SW_RST                   16 #define MT8195_TOPRGU_MFG_SW_RST               8
 17 #define MT8195_TOPRGU_VENC_SW_RST                  17 #define MT8195_TOPRGU_VENC_SW_RST              9
 18 #define MT8195_TOPRGU_VDEC_SW_RST                  18 #define MT8195_TOPRGU_VDEC_SW_RST              10
 19 #define MT8195_TOPRGU_IMG_SW_RST                   19 #define MT8195_TOPRGU_IMG_SW_RST               11
 20 #define MT8195_TOPRGU_APMIXEDSYS_SW_RST            20 #define MT8195_TOPRGU_APMIXEDSYS_SW_RST        13
 21 #define MT8195_TOPRGU_AUDIO_SW_RST                 21 #define MT8195_TOPRGU_AUDIO_SW_RST             14
 22 #define MT8195_TOPRGU_CAMSYS_SW_RST                22 #define MT8195_TOPRGU_CAMSYS_SW_RST            15
 23 #define MT8195_TOPRGU_EDPTX_SW_RST                 23 #define MT8195_TOPRGU_EDPTX_SW_RST             16
 24 #define MT8195_TOPRGU_ADSPSYS_SW_RST               24 #define MT8195_TOPRGU_ADSPSYS_SW_RST           21
 25 #define MT8195_TOPRGU_DPTX_SW_RST                  25 #define MT8195_TOPRGU_DPTX_SW_RST              22
 26 #define MT8195_TOPRGU_SPMI_MST_SW_RST              26 #define MT8195_TOPRGU_SPMI_MST_SW_RST          23
 27                                                    27 
 28 #define MT8195_TOPRGU_SW_RST_NUM                   28 #define MT8195_TOPRGU_SW_RST_NUM               16
 29                                                    29 
 30 /* INFRA resets */                                 30 /* INFRA resets */
 31 #define MT8195_INFRA_RST0_THERM_CTRL_SWRST         31 #define MT8195_INFRA_RST0_THERM_CTRL_SWRST     0
 32 #define MT8195_INFRA_RST3_THERM_CTRL_PTP_SWRST     32 #define MT8195_INFRA_RST3_THERM_CTRL_PTP_SWRST 1
 33 #define MT8195_INFRA_RST4_THERM_CTRL_MCU_SWRST     33 #define MT8195_INFRA_RST4_THERM_CTRL_MCU_SWRST 2
 34 #define MT8195_INFRA_RST2_PCIE_P0_SWRST            34 #define MT8195_INFRA_RST2_PCIE_P0_SWRST        3
 35 #define MT8195_INFRA_RST2_PCIE_P1_SWRST            35 #define MT8195_INFRA_RST2_PCIE_P1_SWRST        4
 36 #define MT8195_INFRA_RST2_USBSIF_P1_SWRST          36 #define MT8195_INFRA_RST2_USBSIF_P1_SWRST      5
 37                                                    37 
 38 /* VDOSYS1 */                                      38 /* VDOSYS1 */
 39 #define MT8195_VDOSYS1_SW0_RST_B_SMI_LARB2         39 #define MT8195_VDOSYS1_SW0_RST_B_SMI_LARB2                     0
 40 #define MT8195_VDOSYS1_SW0_RST_B_SMI_LARB3         40 #define MT8195_VDOSYS1_SW0_RST_B_SMI_LARB3                     1
 41 #define MT8195_VDOSYS1_SW0_RST_B_GALS              41 #define MT8195_VDOSYS1_SW0_RST_B_GALS                          2
 42 #define MT8195_VDOSYS1_SW0_RST_B_FAKE_ENG0         42 #define MT8195_VDOSYS1_SW0_RST_B_FAKE_ENG0                     3
 43 #define MT8195_VDOSYS1_SW0_RST_B_FAKE_ENG1         43 #define MT8195_VDOSYS1_SW0_RST_B_FAKE_ENG1                     4
 44 #define MT8195_VDOSYS1_SW0_RST_B_MDP_RDMA0         44 #define MT8195_VDOSYS1_SW0_RST_B_MDP_RDMA0                     5
 45 #define MT8195_VDOSYS1_SW0_RST_B_MDP_RDMA1         45 #define MT8195_VDOSYS1_SW0_RST_B_MDP_RDMA1                     6
 46 #define MT8195_VDOSYS1_SW0_RST_B_MDP_RDMA2         46 #define MT8195_VDOSYS1_SW0_RST_B_MDP_RDMA2                     7
 47 #define MT8195_VDOSYS1_SW0_RST_B_MDP_RDMA3         47 #define MT8195_VDOSYS1_SW0_RST_B_MDP_RDMA3                     8
 48 #define MT8195_VDOSYS1_SW0_RST_B_VPP_MERGE0        48 #define MT8195_VDOSYS1_SW0_RST_B_VPP_MERGE0                    9
 49 #define MT8195_VDOSYS1_SW0_RST_B_VPP_MERGE1        49 #define MT8195_VDOSYS1_SW0_RST_B_VPP_MERGE1                    10
 50 #define MT8195_VDOSYS1_SW0_RST_B_VPP_MERGE2        50 #define MT8195_VDOSYS1_SW0_RST_B_VPP_MERGE2                    11
 51 #define MT8195_VDOSYS1_SW0_RST_B_VPP_MERGE3        51 #define MT8195_VDOSYS1_SW0_RST_B_VPP_MERGE3                    12
 52 #define MT8195_VDOSYS1_SW0_RST_B_VPP_MERGE4        52 #define MT8195_VDOSYS1_SW0_RST_B_VPP_MERGE4                    13
 53 #define MT8195_VDOSYS1_SW0_RST_B_VPP2_TO_VDO1_     53 #define MT8195_VDOSYS1_SW0_RST_B_VPP2_TO_VDO1_DL_ASYNC         14
 54 #define MT8195_VDOSYS1_SW0_RST_B_VPP3_TO_VDO1_     54 #define MT8195_VDOSYS1_SW0_RST_B_VPP3_TO_VDO1_DL_ASYNC         15
 55 #define MT8195_VDOSYS1_SW0_RST_B_DISP_MUTEX        55 #define MT8195_VDOSYS1_SW0_RST_B_DISP_MUTEX                    16
 56 #define MT8195_VDOSYS1_SW0_RST_B_MDP_RDMA4         56 #define MT8195_VDOSYS1_SW0_RST_B_MDP_RDMA4                     17
 57 #define MT8195_VDOSYS1_SW0_RST_B_MDP_RDMA5         57 #define MT8195_VDOSYS1_SW0_RST_B_MDP_RDMA5                     18
 58 #define MT8195_VDOSYS1_SW0_RST_B_MDP_RDMA6         58 #define MT8195_VDOSYS1_SW0_RST_B_MDP_RDMA6                     19
 59 #define MT8195_VDOSYS1_SW0_RST_B_MDP_RDMA7         59 #define MT8195_VDOSYS1_SW0_RST_B_MDP_RDMA7                     20
 60 #define MT8195_VDOSYS1_SW0_RST_B_DP_INTF0          60 #define MT8195_VDOSYS1_SW0_RST_B_DP_INTF0                      21
 61 #define MT8195_VDOSYS1_SW0_RST_B_DPI0              61 #define MT8195_VDOSYS1_SW0_RST_B_DPI0                          22
 62 #define MT8195_VDOSYS1_SW0_RST_B_DPI1              62 #define MT8195_VDOSYS1_SW0_RST_B_DPI1                          23
 63 #define MT8195_VDOSYS1_SW0_RST_B_DISP_MONITOR      63 #define MT8195_VDOSYS1_SW0_RST_B_DISP_MONITOR                  24
 64 #define MT8195_VDOSYS1_SW0_RST_B_MERGE0_DL_ASY     64 #define MT8195_VDOSYS1_SW0_RST_B_MERGE0_DL_ASYNC               25
 65 #define MT8195_VDOSYS1_SW0_RST_B_MERGE1_DL_ASY     65 #define MT8195_VDOSYS1_SW0_RST_B_MERGE1_DL_ASYNC               26
 66 #define MT8195_VDOSYS1_SW0_RST_B_MERGE2_DL_ASY     66 #define MT8195_VDOSYS1_SW0_RST_B_MERGE2_DL_ASYNC               27
 67 #define MT8195_VDOSYS1_SW0_RST_B_MERGE3_DL_ASY     67 #define MT8195_VDOSYS1_SW0_RST_B_MERGE3_DL_ASYNC               28
 68 #define MT8195_VDOSYS1_SW0_RST_B_MERGE4_DL_ASY     68 #define MT8195_VDOSYS1_SW0_RST_B_MERGE4_DL_ASYNC               29
 69 #define MT8195_VDOSYS1_SW0_RST_B_VDO0_DSC_TO_V     69 #define MT8195_VDOSYS1_SW0_RST_B_VDO0_DSC_TO_VDO1_DL_ASYNC     30
 70 #define MT8195_VDOSYS1_SW0_RST_B_VDO0_MERGE_TO     70 #define MT8195_VDOSYS1_SW0_RST_B_VDO0_MERGE_TO_VDO1_DL_ASYNC   31
 71 #define MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_FE0       71 #define MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_FE0                   32
 72 #define MT8195_VDOSYS1_SW1_RST_B_HDR_GFX_FE0       72 #define MT8195_VDOSYS1_SW1_RST_B_HDR_GFX_FE0                   33
 73 #define MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_BE        73 #define MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_BE                    34
 74 #define MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_FE1       74 #define MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_FE1                   48
 75 #define MT8195_VDOSYS1_SW1_RST_B_HDR_GFX_FE1       75 #define MT8195_VDOSYS1_SW1_RST_B_HDR_GFX_FE1                   49
 76 #define MT8195_VDOSYS1_SW1_RST_B_DISP_MIXER        76 #define MT8195_VDOSYS1_SW1_RST_B_DISP_MIXER                    50
 77 #define MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_FE0_D     77 #define MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_FE0_DL_ASYNC          51
 78 #define MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_FE1_D     78 #define MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_FE1_DL_ASYNC          52
 79 #define MT8195_VDOSYS1_SW1_RST_B_HDR_GFX_FE0_D     79 #define MT8195_VDOSYS1_SW1_RST_B_HDR_GFX_FE0_DL_ASYNC          53
 80 #define MT8195_VDOSYS1_SW1_RST_B_HDR_GFX_FE1_D     80 #define MT8195_VDOSYS1_SW1_RST_B_HDR_GFX_FE1_DL_ASYNC          54
 81 #define MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_BE_DL     81 #define MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_BE_DL_ASYNC           55
 82                                                    82 
 83 #endif  /* _DT_BINDINGS_RESET_CONTROLLER_MT819     83 #endif  /* _DT_BINDINGS_RESET_CONTROLLER_MT8195 */
 84                                                    84 

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php