~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/include/linux/mfd/mt6359/registers.h

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /include/linux/mfd/mt6359/registers.h (Architecture i386) and /include/linux/mfd/mt6359/registers.h (Architecture mips)


  1 /* SPDX-License-Identifier: GPL-2.0 */              1 /* SPDX-License-Identifier: GPL-2.0 */
  2 /*                                                  2 /*
  3  * Copyright (c) 2021 MediaTek Inc.                 3  * Copyright (c) 2021 MediaTek Inc.
  4  */                                                 4  */
  5                                                     5 
  6 #ifndef __MFD_MT6359_REGISTERS_H__                  6 #ifndef __MFD_MT6359_REGISTERS_H__
  7 #define __MFD_MT6359_REGISTERS_H__                  7 #define __MFD_MT6359_REGISTERS_H__
  8                                                     8 
  9 /* PMIC Registers */                                9 /* PMIC Registers */
 10 #define MT6359_SWCID                         0     10 #define MT6359_SWCID                         0xa
 11 #define MT6359_TOPSTATUS                     0     11 #define MT6359_TOPSTATUS                     0x2a
 12 #define MT6359_TOP_RST_MISC                  0     12 #define MT6359_TOP_RST_MISC                  0x14c
 13 #define MT6359_MISC_TOP_INT_CON0             0     13 #define MT6359_MISC_TOP_INT_CON0             0x188
 14 #define MT6359_MISC_TOP_INT_STATUS0          0     14 #define MT6359_MISC_TOP_INT_STATUS0          0x194
 15 #define MT6359_TOP_INT_STATUS0               0     15 #define MT6359_TOP_INT_STATUS0               0x19e
 16 #define MT6359_SCK_TOP_INT_CON0              0     16 #define MT6359_SCK_TOP_INT_CON0              0x528
 17 #define MT6359_SCK_TOP_INT_STATUS0           0     17 #define MT6359_SCK_TOP_INT_STATUS0           0x534
 18 #define MT6359_EOSC_CALI_CON0                0     18 #define MT6359_EOSC_CALI_CON0                0x53a
 19 #define MT6359_EOSC_CALI_CON1                0     19 #define MT6359_EOSC_CALI_CON1                0x53c
 20 #define MT6359_RTC_MIX_CON0                  0     20 #define MT6359_RTC_MIX_CON0                  0x53e
 21 #define MT6359_RTC_MIX_CON1                  0     21 #define MT6359_RTC_MIX_CON1                  0x540
 22 #define MT6359_RTC_MIX_CON2                  0     22 #define MT6359_RTC_MIX_CON2                  0x542
 23 #define MT6359_RTC_DSN_ID                    0     23 #define MT6359_RTC_DSN_ID                    0x580
 24 #define MT6359_RTC_DSN_REV0                  0     24 #define MT6359_RTC_DSN_REV0                  0x582
 25 #define MT6359_RTC_DBI                       0     25 #define MT6359_RTC_DBI                       0x584
 26 #define MT6359_RTC_DXI                       0     26 #define MT6359_RTC_DXI                       0x586
 27 #define MT6359_RTC_BBPU                      0     27 #define MT6359_RTC_BBPU                      0x588
 28 #define MT6359_RTC_IRQ_STA                   0     28 #define MT6359_RTC_IRQ_STA                   0x58a
 29 #define MT6359_RTC_IRQ_EN                    0     29 #define MT6359_RTC_IRQ_EN                    0x58c
 30 #define MT6359_RTC_CII_EN                    0     30 #define MT6359_RTC_CII_EN                    0x58e
 31 #define MT6359_RTC_AL_MASK                   0     31 #define MT6359_RTC_AL_MASK                   0x590
 32 #define MT6359_RTC_TC_SEC                    0     32 #define MT6359_RTC_TC_SEC                    0x592
 33 #define MT6359_RTC_TC_MIN                    0     33 #define MT6359_RTC_TC_MIN                    0x594
 34 #define MT6359_RTC_TC_HOU                    0     34 #define MT6359_RTC_TC_HOU                    0x596
 35 #define MT6359_RTC_TC_DOM                    0     35 #define MT6359_RTC_TC_DOM                    0x598
 36 #define MT6359_RTC_TC_DOW                    0     36 #define MT6359_RTC_TC_DOW                    0x59a
 37 #define MT6359_RTC_TC_MTH                    0     37 #define MT6359_RTC_TC_MTH                    0x59c
 38 #define MT6359_RTC_TC_YEA                    0     38 #define MT6359_RTC_TC_YEA                    0x59e
 39 #define MT6359_RTC_AL_SEC                    0     39 #define MT6359_RTC_AL_SEC                    0x5a0
 40 #define MT6359_RTC_AL_MIN                    0     40 #define MT6359_RTC_AL_MIN                    0x5a2
 41 #define MT6359_RTC_AL_HOU                    0     41 #define MT6359_RTC_AL_HOU                    0x5a4
 42 #define MT6359_RTC_AL_DOM                    0     42 #define MT6359_RTC_AL_DOM                    0x5a6
 43 #define MT6359_RTC_AL_DOW                    0     43 #define MT6359_RTC_AL_DOW                    0x5a8
 44 #define MT6359_RTC_AL_MTH                    0     44 #define MT6359_RTC_AL_MTH                    0x5aa
 45 #define MT6359_RTC_AL_YEA                    0     45 #define MT6359_RTC_AL_YEA                    0x5ac
 46 #define MT6359_RTC_OSC32CON                  0     46 #define MT6359_RTC_OSC32CON                  0x5ae
 47 #define MT6359_RTC_POWERKEY1                 0     47 #define MT6359_RTC_POWERKEY1                 0x5b0
 48 #define MT6359_RTC_POWERKEY2                 0     48 #define MT6359_RTC_POWERKEY2                 0x5b2
 49 #define MT6359_RTC_PDN1                      0     49 #define MT6359_RTC_PDN1                      0x5b4
 50 #define MT6359_RTC_PDN2                      0     50 #define MT6359_RTC_PDN2                      0x5b6
 51 #define MT6359_RTC_SPAR0                     0     51 #define MT6359_RTC_SPAR0                     0x5b8
 52 #define MT6359_RTC_SPAR1                     0     52 #define MT6359_RTC_SPAR1                     0x5ba
 53 #define MT6359_RTC_PROT                      0     53 #define MT6359_RTC_PROT                      0x5bc
 54 #define MT6359_RTC_DIFF                      0     54 #define MT6359_RTC_DIFF                      0x5be
 55 #define MT6359_RTC_CALI                      0     55 #define MT6359_RTC_CALI                      0x5c0
 56 #define MT6359_RTC_WRTGR                     0     56 #define MT6359_RTC_WRTGR                     0x5c2
 57 #define MT6359_RTC_CON                       0     57 #define MT6359_RTC_CON                       0x5c4
 58 #define MT6359_RTC_SEC_CTRL                  0     58 #define MT6359_RTC_SEC_CTRL                  0x5c6
 59 #define MT6359_RTC_INT_CNT                   0     59 #define MT6359_RTC_INT_CNT                   0x5c8
 60 #define MT6359_RTC_SEC_DAT0                  0     60 #define MT6359_RTC_SEC_DAT0                  0x5ca
 61 #define MT6359_RTC_SEC_DAT1                  0     61 #define MT6359_RTC_SEC_DAT1                  0x5cc
 62 #define MT6359_RTC_SEC_DAT2                  0     62 #define MT6359_RTC_SEC_DAT2                  0x5ce
 63 #define MT6359_RTC_SEC_DSN_ID                0     63 #define MT6359_RTC_SEC_DSN_ID                0x600
 64 #define MT6359_RTC_SEC_DSN_REV0              0     64 #define MT6359_RTC_SEC_DSN_REV0              0x602
 65 #define MT6359_RTC_SEC_DBI                   0     65 #define MT6359_RTC_SEC_DBI                   0x604
 66 #define MT6359_RTC_SEC_DXI                   0     66 #define MT6359_RTC_SEC_DXI                   0x606
 67 #define MT6359_RTC_TC_SEC_SEC                0     67 #define MT6359_RTC_TC_SEC_SEC                0x608
 68 #define MT6359_RTC_TC_MIN_SEC                0     68 #define MT6359_RTC_TC_MIN_SEC                0x60a
 69 #define MT6359_RTC_TC_HOU_SEC                0     69 #define MT6359_RTC_TC_HOU_SEC                0x60c
 70 #define MT6359_RTC_TC_DOM_SEC                0     70 #define MT6359_RTC_TC_DOM_SEC                0x60e
 71 #define MT6359_RTC_TC_DOW_SEC                0     71 #define MT6359_RTC_TC_DOW_SEC                0x610
 72 #define MT6359_RTC_TC_MTH_SEC                0     72 #define MT6359_RTC_TC_MTH_SEC                0x612
 73 #define MT6359_RTC_TC_YEA_SEC                0     73 #define MT6359_RTC_TC_YEA_SEC                0x614
 74 #define MT6359_RTC_SEC_CK_PDN                0     74 #define MT6359_RTC_SEC_CK_PDN                0x616
 75 #define MT6359_RTC_SEC_WRTGR                 0     75 #define MT6359_RTC_SEC_WRTGR                 0x618
 76 #define MT6359_PSC_TOP_INT_CON0              0     76 #define MT6359_PSC_TOP_INT_CON0              0x910
 77 #define MT6359_PSC_TOP_INT_STATUS0           0     77 #define MT6359_PSC_TOP_INT_STATUS0           0x91c
 78 #define MT6359_BM_TOP_INT_CON0               0     78 #define MT6359_BM_TOP_INT_CON0               0xc32
 79 #define MT6359_BM_TOP_INT_CON1               0     79 #define MT6359_BM_TOP_INT_CON1               0xc38
 80 #define MT6359_BM_TOP_INT_STATUS0            0     80 #define MT6359_BM_TOP_INT_STATUS0            0xc4a
 81 #define MT6359_BM_TOP_INT_STATUS1            0     81 #define MT6359_BM_TOP_INT_STATUS1            0xc4c
 82 #define MT6359_HK_TOP_INT_CON0               0     82 #define MT6359_HK_TOP_INT_CON0               0xf92
 83 #define MT6359_HK_TOP_INT_STATUS0            0     83 #define MT6359_HK_TOP_INT_STATUS0            0xf9e
 84 #define MT6359_BUCK_TOP_INT_CON0             0     84 #define MT6359_BUCK_TOP_INT_CON0             0x1418
 85 #define MT6359_BUCK_TOP_INT_STATUS0          0     85 #define MT6359_BUCK_TOP_INT_STATUS0          0x1424
 86 #define MT6359_BUCK_VPU_CON0                 0     86 #define MT6359_BUCK_VPU_CON0                 0x1488
 87 #define MT6359_BUCK_VPU_DBG0                 0     87 #define MT6359_BUCK_VPU_DBG0                 0x14a6
 88 #define MT6359_BUCK_VPU_DBG1                 0     88 #define MT6359_BUCK_VPU_DBG1                 0x14a8
 89 #define MT6359_BUCK_VPU_ELR0                 0     89 #define MT6359_BUCK_VPU_ELR0                 0x14ac
 90 #define MT6359_BUCK_VCORE_CON0               0     90 #define MT6359_BUCK_VCORE_CON0               0x1508
 91 #define MT6359_BUCK_VCORE_DBG0               0     91 #define MT6359_BUCK_VCORE_DBG0               0x1526
 92 #define MT6359_BUCK_VCORE_DBG1               0     92 #define MT6359_BUCK_VCORE_DBG1               0x1528
 93 #define MT6359_BUCK_VCORE_SSHUB_CON0         0     93 #define MT6359_BUCK_VCORE_SSHUB_CON0         0x152a
 94 #define MT6359_BUCK_VCORE_ELR0               0     94 #define MT6359_BUCK_VCORE_ELR0               0x1534
 95 #define MT6359_BUCK_VGPU11_CON0              0     95 #define MT6359_BUCK_VGPU11_CON0              0x1588
 96 #define MT6359_BUCK_VGPU11_DBG0              0     96 #define MT6359_BUCK_VGPU11_DBG0              0x15a6
 97 #define MT6359_BUCK_VGPU11_DBG1              0     97 #define MT6359_BUCK_VGPU11_DBG1              0x15a8
 98 #define MT6359_BUCK_VGPU11_ELR0              0     98 #define MT6359_BUCK_VGPU11_ELR0              0x15ac
 99 #define MT6359_BUCK_VMODEM_CON0              0     99 #define MT6359_BUCK_VMODEM_CON0              0x1688
100 #define MT6359_BUCK_VMODEM_DBG0              0    100 #define MT6359_BUCK_VMODEM_DBG0              0x16a6
101 #define MT6359_BUCK_VMODEM_DBG1              0    101 #define MT6359_BUCK_VMODEM_DBG1              0x16a8
102 #define MT6359_BUCK_VMODEM_ELR0              0    102 #define MT6359_BUCK_VMODEM_ELR0              0x16ae
103 #define MT6359_BUCK_VPROC1_CON0              0    103 #define MT6359_BUCK_VPROC1_CON0              0x1708
104 #define MT6359_BUCK_VPROC1_DBG0              0    104 #define MT6359_BUCK_VPROC1_DBG0              0x1726
105 #define MT6359_BUCK_VPROC1_DBG1              0    105 #define MT6359_BUCK_VPROC1_DBG1              0x1728
106 #define MT6359_BUCK_VPROC1_ELR0              0    106 #define MT6359_BUCK_VPROC1_ELR0              0x172e
107 #define MT6359_BUCK_VPROC2_CON0              0    107 #define MT6359_BUCK_VPROC2_CON0              0x1788
108 #define MT6359_BUCK_VPROC2_DBG0              0    108 #define MT6359_BUCK_VPROC2_DBG0              0x17a6
109 #define MT6359_BUCK_VPROC2_DBG1              0    109 #define MT6359_BUCK_VPROC2_DBG1              0x17a8
110 #define MT6359_BUCK_VPROC2_ELR0              0    110 #define MT6359_BUCK_VPROC2_ELR0              0x17b2
111 #define MT6359_BUCK_VS1_CON0                 0    111 #define MT6359_BUCK_VS1_CON0                 0x1808
112 #define MT6359_BUCK_VS1_DBG0                 0    112 #define MT6359_BUCK_VS1_DBG0                 0x1826
113 #define MT6359_BUCK_VS1_DBG1                 0    113 #define MT6359_BUCK_VS1_DBG1                 0x1828
114 #define MT6359_BUCK_VS1_ELR0                 0    114 #define MT6359_BUCK_VS1_ELR0                 0x1834
115 #define MT6359_BUCK_VS2_CON0                 0    115 #define MT6359_BUCK_VS2_CON0                 0x1888
116 #define MT6359_BUCK_VS2_DBG0                 0    116 #define MT6359_BUCK_VS2_DBG0                 0x18a6
117 #define MT6359_BUCK_VS2_DBG1                 0    117 #define MT6359_BUCK_VS2_DBG1                 0x18a8
118 #define MT6359_BUCK_VS2_ELR0                 0    118 #define MT6359_BUCK_VS2_ELR0                 0x18b4
119 #define MT6359_BUCK_VPA_CON0                 0    119 #define MT6359_BUCK_VPA_CON0                 0x1908
120 #define MT6359_BUCK_VPA_CON1                 0    120 #define MT6359_BUCK_VPA_CON1                 0x190e
121 #define MT6359_BUCK_VPA_CFG0                 0    121 #define MT6359_BUCK_VPA_CFG0                 0x1910
122 #define MT6359_BUCK_VPA_CFG1                 0    122 #define MT6359_BUCK_VPA_CFG1                 0x1912
123 #define MT6359_BUCK_VPA_DBG0                 0    123 #define MT6359_BUCK_VPA_DBG0                 0x1914
124 #define MT6359_BUCK_VPA_DBG1                 0    124 #define MT6359_BUCK_VPA_DBG1                 0x1916
125 #define MT6359_VGPUVCORE_ANA_CON2            0    125 #define MT6359_VGPUVCORE_ANA_CON2            0x198e
126 #define MT6359_VGPUVCORE_ANA_CON13           0    126 #define MT6359_VGPUVCORE_ANA_CON13           0x19a4
127 #define MT6359_VPROC1_ANA_CON3               0    127 #define MT6359_VPROC1_ANA_CON3               0x19b2
128 #define MT6359_VPROC2_ANA_CON3               0    128 #define MT6359_VPROC2_ANA_CON3               0x1a0e
129 #define MT6359_VMODEM_ANA_CON3               0    129 #define MT6359_VMODEM_ANA_CON3               0x1a1a
130 #define MT6359_VPU_ANA_CON3                  0    130 #define MT6359_VPU_ANA_CON3                  0x1a26
131 #define MT6359_VS1_ANA_CON0                  0    131 #define MT6359_VS1_ANA_CON0                  0x1a2c
132 #define MT6359_VS2_ANA_CON0                  0    132 #define MT6359_VS2_ANA_CON0                  0x1a34
133 #define MT6359_VPA_ANA_CON0                  0    133 #define MT6359_VPA_ANA_CON0                  0x1a3c
134 #define MT6359_LDO_TOP_INT_CON0              0    134 #define MT6359_LDO_TOP_INT_CON0              0x1b14
135 #define MT6359_LDO_TOP_INT_CON1              0    135 #define MT6359_LDO_TOP_INT_CON1              0x1b1a
136 #define MT6359_LDO_TOP_INT_STATUS0           0    136 #define MT6359_LDO_TOP_INT_STATUS0           0x1b28
137 #define MT6359_LDO_TOP_INT_STATUS1           0    137 #define MT6359_LDO_TOP_INT_STATUS1           0x1b2a
138 #define MT6359_LDO_VSRAM_PROC1_ELR           0    138 #define MT6359_LDO_VSRAM_PROC1_ELR           0x1b40
139 #define MT6359_LDO_VSRAM_PROC2_ELR           0    139 #define MT6359_LDO_VSRAM_PROC2_ELR           0x1b42
140 #define MT6359_LDO_VSRAM_OTHERS_ELR          0    140 #define MT6359_LDO_VSRAM_OTHERS_ELR          0x1b44
141 #define MT6359_LDO_VSRAM_MD_ELR              0    141 #define MT6359_LDO_VSRAM_MD_ELR              0x1b46
142 #define MT6359_LDO_VFE28_CON0                0    142 #define MT6359_LDO_VFE28_CON0                0x1b88
143 #define MT6359_LDO_VFE28_MON                 0    143 #define MT6359_LDO_VFE28_MON                 0x1b8a
144 #define MT6359_LDO_VXO22_CON0                0    144 #define MT6359_LDO_VXO22_CON0                0x1b98
145 #define MT6359_LDO_VXO22_MON                 0    145 #define MT6359_LDO_VXO22_MON                 0x1b9a
146 #define MT6359_LDO_VRF18_CON0                0    146 #define MT6359_LDO_VRF18_CON0                0x1ba8
147 #define MT6359_LDO_VRF18_MON                 0    147 #define MT6359_LDO_VRF18_MON                 0x1baa
148 #define MT6359_LDO_VRF12_CON0                0    148 #define MT6359_LDO_VRF12_CON0                0x1bb8
149 #define MT6359_LDO_VRF12_MON                 0    149 #define MT6359_LDO_VRF12_MON                 0x1bba
150 #define MT6359_LDO_VEFUSE_CON0               0    150 #define MT6359_LDO_VEFUSE_CON0               0x1bc8
151 #define MT6359_LDO_VEFUSE_MON                0    151 #define MT6359_LDO_VEFUSE_MON                0x1bca
152 #define MT6359_LDO_VCN33_1_CON0              0    152 #define MT6359_LDO_VCN33_1_CON0              0x1bd8
153 #define MT6359_LDO_VCN33_1_MON               0    153 #define MT6359_LDO_VCN33_1_MON               0x1bda
154 #define MT6359_LDO_VCN33_1_MULTI_SW          0    154 #define MT6359_LDO_VCN33_1_MULTI_SW          0x1be8
155 #define MT6359_LDO_VCN33_2_CON0              0    155 #define MT6359_LDO_VCN33_2_CON0              0x1c08
156 #define MT6359_LDO_VCN33_2_MON               0    156 #define MT6359_LDO_VCN33_2_MON               0x1c0a
157 #define MT6359_LDO_VCN33_2_MULTI_SW          0    157 #define MT6359_LDO_VCN33_2_MULTI_SW          0x1c18
158 #define MT6359_LDO_VCN13_CON0                0    158 #define MT6359_LDO_VCN13_CON0                0x1c1a
159 #define MT6359_LDO_VCN13_MON                 0    159 #define MT6359_LDO_VCN13_MON                 0x1c1c
160 #define MT6359_LDO_VCN18_CON0                0    160 #define MT6359_LDO_VCN18_CON0                0x1c2a
161 #define MT6359_LDO_VCN18_MON                 0    161 #define MT6359_LDO_VCN18_MON                 0x1c2c
162 #define MT6359_LDO_VA09_CON0                 0    162 #define MT6359_LDO_VA09_CON0                 0x1c3a
163 #define MT6359_LDO_VA09_MON                  0    163 #define MT6359_LDO_VA09_MON                  0x1c3c
164 #define MT6359_LDO_VCAMIO_CON0               0    164 #define MT6359_LDO_VCAMIO_CON0               0x1c4a
165 #define MT6359_LDO_VCAMIO_MON                0    165 #define MT6359_LDO_VCAMIO_MON                0x1c4c
166 #define MT6359_LDO_VA12_CON0                 0    166 #define MT6359_LDO_VA12_CON0                 0x1c5a
167 #define MT6359_LDO_VA12_MON                  0    167 #define MT6359_LDO_VA12_MON                  0x1c5c
168 #define MT6359_LDO_VAUX18_CON0               0    168 #define MT6359_LDO_VAUX18_CON0               0x1c88
169 #define MT6359_LDO_VAUX18_MON                0    169 #define MT6359_LDO_VAUX18_MON                0x1c8a
170 #define MT6359_LDO_VAUD18_CON0               0    170 #define MT6359_LDO_VAUD18_CON0               0x1c98
171 #define MT6359_LDO_VAUD18_MON                0    171 #define MT6359_LDO_VAUD18_MON                0x1c9a
172 #define MT6359_LDO_VIO18_CON0                0    172 #define MT6359_LDO_VIO18_CON0                0x1ca8
173 #define MT6359_LDO_VIO18_MON                 0    173 #define MT6359_LDO_VIO18_MON                 0x1caa
174 #define MT6359_LDO_VEMC_CON0                 0    174 #define MT6359_LDO_VEMC_CON0                 0x1cb8
175 #define MT6359_LDO_VEMC_MON                  0    175 #define MT6359_LDO_VEMC_MON                  0x1cba
176 #define MT6359_LDO_VSIM1_CON0                0    176 #define MT6359_LDO_VSIM1_CON0                0x1cc8
177 #define MT6359_LDO_VSIM1_MON                 0    177 #define MT6359_LDO_VSIM1_MON                 0x1cca
178 #define MT6359_LDO_VSIM2_CON0                0    178 #define MT6359_LDO_VSIM2_CON0                0x1cd8
179 #define MT6359_LDO_VSIM2_MON                 0    179 #define MT6359_LDO_VSIM2_MON                 0x1cda
180 #define MT6359_LDO_VUSB_CON0                 0    180 #define MT6359_LDO_VUSB_CON0                 0x1d08
181 #define MT6359_LDO_VUSB_MON                  0    181 #define MT6359_LDO_VUSB_MON                  0x1d0a
182 #define MT6359_LDO_VUSB_MULTI_SW             0    182 #define MT6359_LDO_VUSB_MULTI_SW             0x1d18
183 #define MT6359_LDO_VRFCK_CON0                0    183 #define MT6359_LDO_VRFCK_CON0                0x1d1a
184 #define MT6359_LDO_VRFCK_MON                 0    184 #define MT6359_LDO_VRFCK_MON                 0x1d1c
185 #define MT6359_LDO_VBBCK_CON0                0    185 #define MT6359_LDO_VBBCK_CON0                0x1d2a
186 #define MT6359_LDO_VBBCK_MON                 0    186 #define MT6359_LDO_VBBCK_MON                 0x1d2c
187 #define MT6359_LDO_VBIF28_CON0               0    187 #define MT6359_LDO_VBIF28_CON0               0x1d3a
188 #define MT6359_LDO_VBIF28_MON                0    188 #define MT6359_LDO_VBIF28_MON                0x1d3c
189 #define MT6359_LDO_VIBR_CON0                 0    189 #define MT6359_LDO_VIBR_CON0                 0x1d4a
190 #define MT6359_LDO_VIBR_MON                  0    190 #define MT6359_LDO_VIBR_MON                  0x1d4c
191 #define MT6359_LDO_VIO28_CON0                0    191 #define MT6359_LDO_VIO28_CON0                0x1d5a
192 #define MT6359_LDO_VIO28_MON                 0    192 #define MT6359_LDO_VIO28_MON                 0x1d5c
193 #define MT6359_LDO_VM18_CON0                 0    193 #define MT6359_LDO_VM18_CON0                 0x1d88
194 #define MT6359_LDO_VM18_MON                  0    194 #define MT6359_LDO_VM18_MON                  0x1d8a
195 #define MT6359_LDO_VUFS_CON0                 0    195 #define MT6359_LDO_VUFS_CON0                 0x1d98
196 #define MT6359_LDO_VUFS_MON                  0    196 #define MT6359_LDO_VUFS_MON                  0x1d9a
197 #define MT6359_LDO_VSRAM_PROC1_CON0          0    197 #define MT6359_LDO_VSRAM_PROC1_CON0          0x1e88
198 #define MT6359_LDO_VSRAM_PROC1_MON           0    198 #define MT6359_LDO_VSRAM_PROC1_MON           0x1e8a
199 #define MT6359_LDO_VSRAM_PROC1_VOSEL1        0    199 #define MT6359_LDO_VSRAM_PROC1_VOSEL1        0x1e8e
200 #define MT6359_LDO_VSRAM_PROC2_CON0          0    200 #define MT6359_LDO_VSRAM_PROC2_CON0          0x1ea6
201 #define MT6359_LDO_VSRAM_PROC2_MON           0    201 #define MT6359_LDO_VSRAM_PROC2_MON           0x1ea8
202 #define MT6359_LDO_VSRAM_PROC2_VOSEL1        0    202 #define MT6359_LDO_VSRAM_PROC2_VOSEL1        0x1eac
203 #define MT6359_LDO_VSRAM_OTHERS_CON0         0    203 #define MT6359_LDO_VSRAM_OTHERS_CON0         0x1f08
204 #define MT6359_LDO_VSRAM_OTHERS_MON          0    204 #define MT6359_LDO_VSRAM_OTHERS_MON          0x1f0a
205 #define MT6359_LDO_VSRAM_OTHERS_VOSEL1       0    205 #define MT6359_LDO_VSRAM_OTHERS_VOSEL1       0x1f0e
206 #define MT6359_LDO_VSRAM_OTHERS_SSHUB        0    206 #define MT6359_LDO_VSRAM_OTHERS_SSHUB        0x1f26
207 #define MT6359_LDO_VSRAM_MD_CON0             0    207 #define MT6359_LDO_VSRAM_MD_CON0             0x1f2c
208 #define MT6359_LDO_VSRAM_MD_MON              0    208 #define MT6359_LDO_VSRAM_MD_MON              0x1f2e
209 #define MT6359_LDO_VSRAM_MD_VOSEL1           0    209 #define MT6359_LDO_VSRAM_MD_VOSEL1           0x1f32
210 #define MT6359_VFE28_ANA_CON0                0    210 #define MT6359_VFE28_ANA_CON0                0x1f88
211 #define MT6359_VAUX18_ANA_CON0               0    211 #define MT6359_VAUX18_ANA_CON0               0x1f8c
212 #define MT6359_VUSB_ANA_CON0                 0    212 #define MT6359_VUSB_ANA_CON0                 0x1f90
213 #define MT6359_VBIF28_ANA_CON0               0    213 #define MT6359_VBIF28_ANA_CON0               0x1f94
214 #define MT6359_VCN33_1_ANA_CON0              0    214 #define MT6359_VCN33_1_ANA_CON0              0x1f98
215 #define MT6359_VCN33_2_ANA_CON0              0    215 #define MT6359_VCN33_2_ANA_CON0              0x1f9c
216 #define MT6359_VEMC_ANA_CON0                 0    216 #define MT6359_VEMC_ANA_CON0                 0x1fa0
217 #define MT6359_VSIM1_ANA_CON0                0    217 #define MT6359_VSIM1_ANA_CON0                0x1fa4
218 #define MT6359_VSIM2_ANA_CON0                0    218 #define MT6359_VSIM2_ANA_CON0                0x1fa8
219 #define MT6359_VIO28_ANA_CON0                0    219 #define MT6359_VIO28_ANA_CON0                0x1fac
220 #define MT6359_VIBR_ANA_CON0                 0    220 #define MT6359_VIBR_ANA_CON0                 0x1fb0
221 #define MT6359_VRF18_ANA_CON0                0    221 #define MT6359_VRF18_ANA_CON0                0x2008
222 #define MT6359_VEFUSE_ANA_CON0               0    222 #define MT6359_VEFUSE_ANA_CON0               0x200c
223 #define MT6359_VCN18_ANA_CON0                0    223 #define MT6359_VCN18_ANA_CON0                0x2010
224 #define MT6359_VCAMIO_ANA_CON0               0    224 #define MT6359_VCAMIO_ANA_CON0               0x2014
225 #define MT6359_VAUD18_ANA_CON0               0    225 #define MT6359_VAUD18_ANA_CON0               0x2018
226 #define MT6359_VIO18_ANA_CON0                0    226 #define MT6359_VIO18_ANA_CON0                0x201c
227 #define MT6359_VM18_ANA_CON0                 0    227 #define MT6359_VM18_ANA_CON0                 0x2020
228 #define MT6359_VUFS_ANA_CON0                 0    228 #define MT6359_VUFS_ANA_CON0                 0x2024
229 #define MT6359_VRF12_ANA_CON0                0    229 #define MT6359_VRF12_ANA_CON0                0x202a
230 #define MT6359_VCN13_ANA_CON0                0    230 #define MT6359_VCN13_ANA_CON0                0x202e
231 #define MT6359_VA09_ANA_CON0                 0    231 #define MT6359_VA09_ANA_CON0                 0x2032
232 #define MT6359_VA12_ANA_CON0                 0    232 #define MT6359_VA12_ANA_CON0                 0x2036
233 #define MT6359_VXO22_ANA_CON0                0    233 #define MT6359_VXO22_ANA_CON0                0x2088
234 #define MT6359_VRFCK_ANA_CON0                0    234 #define MT6359_VRFCK_ANA_CON0                0x208c
235 #define MT6359_VBBCK_ANA_CON0                0    235 #define MT6359_VBBCK_ANA_CON0                0x2094
236 #define MT6359_AUD_TOP_INT_CON0              0    236 #define MT6359_AUD_TOP_INT_CON0              0x2328
237 #define MT6359_AUD_TOP_INT_STATUS0           0    237 #define MT6359_AUD_TOP_INT_STATUS0           0x2334
238                                                   238 
239 #define MT6359_RG_BUCK_VPU_EN_ADDR                239 #define MT6359_RG_BUCK_VPU_EN_ADDR             MT6359_BUCK_VPU_CON0
240 #define MT6359_RG_BUCK_VPU_LP_ADDR                240 #define MT6359_RG_BUCK_VPU_LP_ADDR             MT6359_BUCK_VPU_CON0
241 #define MT6359_RG_BUCK_VPU_LP_SHIFT               241 #define MT6359_RG_BUCK_VPU_LP_SHIFT            1
242 #define MT6359_DA_VPU_VOSEL_ADDR                  242 #define MT6359_DA_VPU_VOSEL_ADDR               MT6359_BUCK_VPU_DBG0
243 #define MT6359_DA_VPU_VOSEL_MASK                  243 #define MT6359_DA_VPU_VOSEL_MASK               0x7F
244 #define MT6359_DA_VPU_VOSEL_SHIFT                 244 #define MT6359_DA_VPU_VOSEL_SHIFT              0
245 #define MT6359_DA_VPU_EN_ADDR                     245 #define MT6359_DA_VPU_EN_ADDR                  MT6359_BUCK_VPU_DBG1
246 #define MT6359_RG_BUCK_VPU_VOSEL_ADDR             246 #define MT6359_RG_BUCK_VPU_VOSEL_ADDR          MT6359_BUCK_VPU_ELR0
247 #define MT6359_RG_BUCK_VPU_VOSEL_MASK             247 #define MT6359_RG_BUCK_VPU_VOSEL_MASK          0x7F
248 #define MT6359_RG_BUCK_VPU_VOSEL_SHIFT            248 #define MT6359_RG_BUCK_VPU_VOSEL_SHIFT         0
249 #define MT6359_RG_BUCK_VCORE_EN_ADDR              249 #define MT6359_RG_BUCK_VCORE_EN_ADDR           MT6359_BUCK_VCORE_CON0
250 #define MT6359_RG_BUCK_VCORE_LP_ADDR              250 #define MT6359_RG_BUCK_VCORE_LP_ADDR           MT6359_BUCK_VCORE_CON0
251 #define MT6359_RG_BUCK_VCORE_LP_SHIFT             251 #define MT6359_RG_BUCK_VCORE_LP_SHIFT          1
252 #define MT6359_DA_VCORE_VOSEL_ADDR                252 #define MT6359_DA_VCORE_VOSEL_ADDR             MT6359_BUCK_VCORE_DBG0
253 #define MT6359_DA_VCORE_VOSEL_MASK                253 #define MT6359_DA_VCORE_VOSEL_MASK             0x7F
254 #define MT6359_DA_VCORE_VOSEL_SHIFT               254 #define MT6359_DA_VCORE_VOSEL_SHIFT            0
255 #define MT6359_DA_VCORE_EN_ADDR                   255 #define MT6359_DA_VCORE_EN_ADDR                MT6359_BUCK_VCORE_DBG1
256 #define MT6359_RG_BUCK_VCORE_SSHUB_EN_ADDR        256 #define MT6359_RG_BUCK_VCORE_SSHUB_EN_ADDR     MT6359_BUCK_VCORE_SSHUB_CON0
257 #define MT6359_RG_BUCK_VCORE_SSHUB_VOSEL_ADDR     257 #define MT6359_RG_BUCK_VCORE_SSHUB_VOSEL_ADDR  MT6359_BUCK_VCORE_SSHUB_CON0
258 #define MT6359_RG_BUCK_VCORE_SSHUB_VOSEL_MASK     258 #define MT6359_RG_BUCK_VCORE_SSHUB_VOSEL_MASK  0x7F
259 #define MT6359_RG_BUCK_VCORE_SSHUB_VOSEL_SHIFT    259 #define MT6359_RG_BUCK_VCORE_SSHUB_VOSEL_SHIFT 4
260 #define MT6359_RG_BUCK_VCORE_VOSEL_ADDR           260 #define MT6359_RG_BUCK_VCORE_VOSEL_ADDR        MT6359_BUCK_VCORE_ELR0
261 #define MT6359_RG_BUCK_VCORE_VOSEL_MASK           261 #define MT6359_RG_BUCK_VCORE_VOSEL_MASK        0x7F
262 #define MT6359_RG_BUCK_VCORE_VOSEL_SHIFT          262 #define MT6359_RG_BUCK_VCORE_VOSEL_SHIFT       0
263 #define MT6359_RG_BUCK_VGPU11_EN_ADDR             263 #define MT6359_RG_BUCK_VGPU11_EN_ADDR          MT6359_BUCK_VGPU11_CON0
264 #define MT6359_RG_BUCK_VGPU11_LP_ADDR             264 #define MT6359_RG_BUCK_VGPU11_LP_ADDR          MT6359_BUCK_VGPU11_CON0
265 #define MT6359_RG_BUCK_VGPU11_LP_SHIFT            265 #define MT6359_RG_BUCK_VGPU11_LP_SHIFT         1
266 #define MT6359_DA_VGPU11_VOSEL_ADDR               266 #define MT6359_DA_VGPU11_VOSEL_ADDR            MT6359_BUCK_VGPU11_DBG0
267 #define MT6359_DA_VGPU11_VOSEL_MASK               267 #define MT6359_DA_VGPU11_VOSEL_MASK            0x7F
268 #define MT6359_DA_VGPU11_VOSEL_SHIFT              268 #define MT6359_DA_VGPU11_VOSEL_SHIFT           0
269 #define MT6359_DA_VGPU11_EN_ADDR                  269 #define MT6359_DA_VGPU11_EN_ADDR               MT6359_BUCK_VGPU11_DBG1
270 #define MT6359_RG_BUCK_VGPU11_VOSEL_ADDR          270 #define MT6359_RG_BUCK_VGPU11_VOSEL_ADDR       MT6359_BUCK_VGPU11_ELR0
271 #define MT6359_RG_BUCK_VGPU11_VOSEL_MASK          271 #define MT6359_RG_BUCK_VGPU11_VOSEL_MASK       0x7F
272 #define MT6359_RG_BUCK_VGPU11_VOSEL_SHIFT         272 #define MT6359_RG_BUCK_VGPU11_VOSEL_SHIFT      0
273 #define MT6359_RG_BUCK_VMODEM_EN_ADDR             273 #define MT6359_RG_BUCK_VMODEM_EN_ADDR          MT6359_BUCK_VMODEM_CON0
274 #define MT6359_RG_BUCK_VMODEM_LP_ADDR             274 #define MT6359_RG_BUCK_VMODEM_LP_ADDR          MT6359_BUCK_VMODEM_CON0
275 #define MT6359_RG_BUCK_VMODEM_LP_SHIFT            275 #define MT6359_RG_BUCK_VMODEM_LP_SHIFT         1
276 #define MT6359_DA_VMODEM_VOSEL_ADDR               276 #define MT6359_DA_VMODEM_VOSEL_ADDR            MT6359_BUCK_VMODEM_DBG0
277 #define MT6359_DA_VMODEM_VOSEL_MASK               277 #define MT6359_DA_VMODEM_VOSEL_MASK            0x7F
278 #define MT6359_DA_VMODEM_VOSEL_SHIFT              278 #define MT6359_DA_VMODEM_VOSEL_SHIFT           0
279 #define MT6359_DA_VMODEM_EN_ADDR                  279 #define MT6359_DA_VMODEM_EN_ADDR               MT6359_BUCK_VMODEM_DBG1
280 #define MT6359_RG_BUCK_VMODEM_VOSEL_ADDR          280 #define MT6359_RG_BUCK_VMODEM_VOSEL_ADDR       MT6359_BUCK_VMODEM_ELR0
281 #define MT6359_RG_BUCK_VMODEM_VOSEL_MASK          281 #define MT6359_RG_BUCK_VMODEM_VOSEL_MASK       0x7F
282 #define MT6359_RG_BUCK_VMODEM_VOSEL_SHIFT         282 #define MT6359_RG_BUCK_VMODEM_VOSEL_SHIFT      0
283 #define MT6359_RG_BUCK_VPROC1_EN_ADDR             283 #define MT6359_RG_BUCK_VPROC1_EN_ADDR          MT6359_BUCK_VPROC1_CON0
284 #define MT6359_RG_BUCK_VPROC1_LP_ADDR             284 #define MT6359_RG_BUCK_VPROC1_LP_ADDR          MT6359_BUCK_VPROC1_CON0
285 #define MT6359_RG_BUCK_VPROC1_LP_SHIFT            285 #define MT6359_RG_BUCK_VPROC1_LP_SHIFT         1
286 #define MT6359_DA_VPROC1_VOSEL_ADDR               286 #define MT6359_DA_VPROC1_VOSEL_ADDR            MT6359_BUCK_VPROC1_DBG0
287 #define MT6359_DA_VPROC1_VOSEL_MASK               287 #define MT6359_DA_VPROC1_VOSEL_MASK            0x7F
288 #define MT6359_DA_VPROC1_VOSEL_SHIFT              288 #define MT6359_DA_VPROC1_VOSEL_SHIFT           0
289 #define MT6359_DA_VPROC1_EN_ADDR                  289 #define MT6359_DA_VPROC1_EN_ADDR               MT6359_BUCK_VPROC1_DBG1
290 #define MT6359_RG_BUCK_VPROC1_VOSEL_ADDR          290 #define MT6359_RG_BUCK_VPROC1_VOSEL_ADDR       MT6359_BUCK_VPROC1_ELR0
291 #define MT6359_RG_BUCK_VPROC1_VOSEL_MASK          291 #define MT6359_RG_BUCK_VPROC1_VOSEL_MASK       0x7F
292 #define MT6359_RG_BUCK_VPROC1_VOSEL_SHIFT         292 #define MT6359_RG_BUCK_VPROC1_VOSEL_SHIFT      0
293 #define MT6359_RG_BUCK_VPROC2_EN_ADDR             293 #define MT6359_RG_BUCK_VPROC2_EN_ADDR          MT6359_BUCK_VPROC2_CON0
294 #define MT6359_RG_BUCK_VPROC2_LP_ADDR             294 #define MT6359_RG_BUCK_VPROC2_LP_ADDR          MT6359_BUCK_VPROC2_CON0
295 #define MT6359_RG_BUCK_VPROC2_LP_SHIFT            295 #define MT6359_RG_BUCK_VPROC2_LP_SHIFT         1
296 #define MT6359_DA_VPROC2_VOSEL_ADDR               296 #define MT6359_DA_VPROC2_VOSEL_ADDR            MT6359_BUCK_VPROC2_DBG0
297 #define MT6359_DA_VPROC2_VOSEL_MASK               297 #define MT6359_DA_VPROC2_VOSEL_MASK            0x7F
298 #define MT6359_DA_VPROC2_VOSEL_SHIFT              298 #define MT6359_DA_VPROC2_VOSEL_SHIFT           0
299 #define MT6359_DA_VPROC2_EN_ADDR                  299 #define MT6359_DA_VPROC2_EN_ADDR               MT6359_BUCK_VPROC2_DBG1
300 #define MT6359_RG_BUCK_VPROC2_VOSEL_ADDR          300 #define MT6359_RG_BUCK_VPROC2_VOSEL_ADDR       MT6359_BUCK_VPROC2_ELR0
301 #define MT6359_RG_BUCK_VPROC2_VOSEL_MASK          301 #define MT6359_RG_BUCK_VPROC2_VOSEL_MASK       0x7F
302 #define MT6359_RG_BUCK_VPROC2_VOSEL_SHIFT         302 #define MT6359_RG_BUCK_VPROC2_VOSEL_SHIFT      0
303 #define MT6359_RG_BUCK_VS1_EN_ADDR                303 #define MT6359_RG_BUCK_VS1_EN_ADDR             MT6359_BUCK_VS1_CON0
304 #define MT6359_RG_BUCK_VS1_LP_ADDR                304 #define MT6359_RG_BUCK_VS1_LP_ADDR             MT6359_BUCK_VS1_CON0
305 #define MT6359_RG_BUCK_VS1_LP_SHIFT               305 #define MT6359_RG_BUCK_VS1_LP_SHIFT            1
306 #define MT6359_DA_VS1_VOSEL_ADDR                  306 #define MT6359_DA_VS1_VOSEL_ADDR               MT6359_BUCK_VS1_DBG0
307 #define MT6359_DA_VS1_VOSEL_MASK                  307 #define MT6359_DA_VS1_VOSEL_MASK               0x7F
308 #define MT6359_DA_VS1_VOSEL_SHIFT                 308 #define MT6359_DA_VS1_VOSEL_SHIFT              0
309 #define MT6359_DA_VS1_EN_ADDR                     309 #define MT6359_DA_VS1_EN_ADDR                  MT6359_BUCK_VS1_DBG1
310 #define MT6359_RG_BUCK_VS1_VOSEL_ADDR             310 #define MT6359_RG_BUCK_VS1_VOSEL_ADDR          MT6359_BUCK_VS1_ELR0
311 #define MT6359_RG_BUCK_VS1_VOSEL_MASK             311 #define MT6359_RG_BUCK_VS1_VOSEL_MASK          0x7F
312 #define MT6359_RG_BUCK_VS1_VOSEL_SHIFT            312 #define MT6359_RG_BUCK_VS1_VOSEL_SHIFT         0
313 #define MT6359_RG_BUCK_VS2_EN_ADDR                313 #define MT6359_RG_BUCK_VS2_EN_ADDR             MT6359_BUCK_VS2_CON0
314 #define MT6359_RG_BUCK_VS2_LP_ADDR                314 #define MT6359_RG_BUCK_VS2_LP_ADDR             MT6359_BUCK_VS2_CON0
315 #define MT6359_RG_BUCK_VS2_LP_SHIFT               315 #define MT6359_RG_BUCK_VS2_LP_SHIFT            1
316 #define MT6359_DA_VS2_VOSEL_ADDR                  316 #define MT6359_DA_VS2_VOSEL_ADDR               MT6359_BUCK_VS2_DBG0
317 #define MT6359_DA_VS2_VOSEL_MASK                  317 #define MT6359_DA_VS2_VOSEL_MASK               0x7F
318 #define MT6359_DA_VS2_VOSEL_SHIFT                 318 #define MT6359_DA_VS2_VOSEL_SHIFT              0
319 #define MT6359_DA_VS2_EN_ADDR                     319 #define MT6359_DA_VS2_EN_ADDR                  MT6359_BUCK_VS2_DBG1
320 #define MT6359_RG_BUCK_VS2_VOSEL_ADDR             320 #define MT6359_RG_BUCK_VS2_VOSEL_ADDR          MT6359_BUCK_VS2_ELR0
321 #define MT6359_RG_BUCK_VS2_VOSEL_MASK             321 #define MT6359_RG_BUCK_VS2_VOSEL_MASK          0x7F
322 #define MT6359_RG_BUCK_VS2_VOSEL_SHIFT            322 #define MT6359_RG_BUCK_VS2_VOSEL_SHIFT         0
323 #define MT6359_RG_BUCK_VPA_EN_ADDR                323 #define MT6359_RG_BUCK_VPA_EN_ADDR             MT6359_BUCK_VPA_CON0
324 #define MT6359_RG_BUCK_VPA_LP_ADDR                324 #define MT6359_RG_BUCK_VPA_LP_ADDR             MT6359_BUCK_VPA_CON0
325 #define MT6359_RG_BUCK_VPA_LP_SHIFT               325 #define MT6359_RG_BUCK_VPA_LP_SHIFT            1
326 #define MT6359_RG_BUCK_VPA_VOSEL_ADDR             326 #define MT6359_RG_BUCK_VPA_VOSEL_ADDR          MT6359_BUCK_VPA_CON1
327 #define MT6359_RG_BUCK_VPA_VOSEL_MASK             327 #define MT6359_RG_BUCK_VPA_VOSEL_MASK          0x3F
328 #define MT6359_RG_BUCK_VPA_VOSEL_SHIFT            328 #define MT6359_RG_BUCK_VPA_VOSEL_SHIFT         0
329 #define MT6359_DA_VPA_VOSEL_ADDR                  329 #define MT6359_DA_VPA_VOSEL_ADDR               MT6359_BUCK_VPA_DBG0
330 #define MT6359_DA_VPA_VOSEL_MASK                  330 #define MT6359_DA_VPA_VOSEL_MASK               0x3F
331 #define MT6359_DA_VPA_VOSEL_SHIFT                 331 #define MT6359_DA_VPA_VOSEL_SHIFT              0
332 #define MT6359_DA_VPA_EN_ADDR                     332 #define MT6359_DA_VPA_EN_ADDR                  MT6359_BUCK_VPA_DBG1
333 #define MT6359_RG_VGPU11_FCCM_ADDR                333 #define MT6359_RG_VGPU11_FCCM_ADDR             MT6359_VGPUVCORE_ANA_CON2
334 #define MT6359_RG_VGPU11_FCCM_SHIFT               334 #define MT6359_RG_VGPU11_FCCM_SHIFT            9
335 #define MT6359_RG_VCORE_FCCM_ADDR                 335 #define MT6359_RG_VCORE_FCCM_ADDR              MT6359_VGPUVCORE_ANA_CON13
336 #define MT6359_RG_VCORE_FCCM_SHIFT                336 #define MT6359_RG_VCORE_FCCM_SHIFT             5
337 #define MT6359_RG_VPROC1_FCCM_ADDR                337 #define MT6359_RG_VPROC1_FCCM_ADDR             MT6359_VPROC1_ANA_CON3
338 #define MT6359_RG_VPROC1_FCCM_SHIFT               338 #define MT6359_RG_VPROC1_FCCM_SHIFT            1
339 #define MT6359_RG_VPROC2_FCCM_ADDR                339 #define MT6359_RG_VPROC2_FCCM_ADDR             MT6359_VPROC2_ANA_CON3
340 #define MT6359_RG_VPROC2_FCCM_SHIFT               340 #define MT6359_RG_VPROC2_FCCM_SHIFT            1
341 #define MT6359_RG_VMODEM_FCCM_ADDR                341 #define MT6359_RG_VMODEM_FCCM_ADDR             MT6359_VMODEM_ANA_CON3
342 #define MT6359_RG_VMODEM_FCCM_SHIFT               342 #define MT6359_RG_VMODEM_FCCM_SHIFT            1
343 #define MT6359_RG_VPU_FCCM_ADDR                   343 #define MT6359_RG_VPU_FCCM_ADDR                MT6359_VPU_ANA_CON3
344 #define MT6359_RG_VPU_FCCM_SHIFT                  344 #define MT6359_RG_VPU_FCCM_SHIFT               1
345 #define MT6359_RG_VS1_FPWM_ADDR                   345 #define MT6359_RG_VS1_FPWM_ADDR                MT6359_VS1_ANA_CON0
346 #define MT6359_RG_VS1_FPWM_SHIFT                  346 #define MT6359_RG_VS1_FPWM_SHIFT               3
347 #define MT6359_RG_VS2_FPWM_ADDR                   347 #define MT6359_RG_VS2_FPWM_ADDR                MT6359_VS2_ANA_CON0
348 #define MT6359_RG_VS2_FPWM_SHIFT                  348 #define MT6359_RG_VS2_FPWM_SHIFT               3
349 #define MT6359_RG_VPA_MODESET_ADDR                349 #define MT6359_RG_VPA_MODESET_ADDR             MT6359_VPA_ANA_CON0
350 #define MT6359_RG_VPA_MODESET_SHIFT               350 #define MT6359_RG_VPA_MODESET_SHIFT            1
351 #define MT6359_RG_LDO_VSRAM_PROC1_VOSEL_ADDR      351 #define MT6359_RG_LDO_VSRAM_PROC1_VOSEL_ADDR   MT6359_LDO_VSRAM_PROC1_ELR
352 #define MT6359_RG_LDO_VSRAM_PROC1_VOSEL_MASK      352 #define MT6359_RG_LDO_VSRAM_PROC1_VOSEL_MASK   0x7F
353 #define MT6359_RG_LDO_VSRAM_PROC1_VOSEL_SHIFT     353 #define MT6359_RG_LDO_VSRAM_PROC1_VOSEL_SHIFT  0
354 #define MT6359_RG_LDO_VSRAM_PROC2_VOSEL_ADDR      354 #define MT6359_RG_LDO_VSRAM_PROC2_VOSEL_ADDR   MT6359_LDO_VSRAM_PROC2_ELR
355 #define MT6359_RG_LDO_VSRAM_PROC2_VOSEL_MASK      355 #define MT6359_RG_LDO_VSRAM_PROC2_VOSEL_MASK   0x7F
356 #define MT6359_RG_LDO_VSRAM_PROC2_VOSEL_SHIFT     356 #define MT6359_RG_LDO_VSRAM_PROC2_VOSEL_SHIFT  0
357 #define MT6359_RG_LDO_VSRAM_OTHERS_VOSEL_ADDR     357 #define MT6359_RG_LDO_VSRAM_OTHERS_VOSEL_ADDR  MT6359_LDO_VSRAM_OTHERS_ELR
358 #define MT6359_RG_LDO_VSRAM_OTHERS_VOSEL_MASK     358 #define MT6359_RG_LDO_VSRAM_OTHERS_VOSEL_MASK  0x7F
359 #define MT6359_RG_LDO_VSRAM_OTHERS_VOSEL_SHIFT    359 #define MT6359_RG_LDO_VSRAM_OTHERS_VOSEL_SHIFT 0
360 #define MT6359_RG_LDO_VSRAM_MD_VOSEL_ADDR         360 #define MT6359_RG_LDO_VSRAM_MD_VOSEL_ADDR      MT6359_LDO_VSRAM_MD_ELR
361 #define MT6359_RG_LDO_VSRAM_MD_VOSEL_MASK         361 #define MT6359_RG_LDO_VSRAM_MD_VOSEL_MASK      0x7F
362 #define MT6359_RG_LDO_VSRAM_MD_VOSEL_SHIFT        362 #define MT6359_RG_LDO_VSRAM_MD_VOSEL_SHIFT     0
363 #define MT6359_RG_LDO_VFE28_EN_ADDR               363 #define MT6359_RG_LDO_VFE28_EN_ADDR            MT6359_LDO_VFE28_CON0
364 #define MT6359_DA_VFE28_B_EN_ADDR                 364 #define MT6359_DA_VFE28_B_EN_ADDR              MT6359_LDO_VFE28_MON
365 #define MT6359_RG_LDO_VXO22_EN_ADDR               365 #define MT6359_RG_LDO_VXO22_EN_ADDR            MT6359_LDO_VXO22_CON0
366 #define MT6359_RG_LDO_VXO22_EN_SHIFT              366 #define MT6359_RG_LDO_VXO22_EN_SHIFT           0
367 #define MT6359_DA_VXO22_B_EN_ADDR                 367 #define MT6359_DA_VXO22_B_EN_ADDR              MT6359_LDO_VXO22_MON
368 #define MT6359_RG_LDO_VRF18_EN_ADDR               368 #define MT6359_RG_LDO_VRF18_EN_ADDR            MT6359_LDO_VRF18_CON0
369 #define MT6359_RG_LDO_VRF18_EN_SHIFT              369 #define MT6359_RG_LDO_VRF18_EN_SHIFT           0
370 #define MT6359_DA_VRF18_B_EN_ADDR                 370 #define MT6359_DA_VRF18_B_EN_ADDR              MT6359_LDO_VRF18_MON
371 #define MT6359_RG_LDO_VRF12_EN_ADDR               371 #define MT6359_RG_LDO_VRF12_EN_ADDR            MT6359_LDO_VRF12_CON0
372 #define MT6359_RG_LDO_VRF12_EN_SHIFT              372 #define MT6359_RG_LDO_VRF12_EN_SHIFT           0
373 #define MT6359_DA_VRF12_B_EN_ADDR                 373 #define MT6359_DA_VRF12_B_EN_ADDR              MT6359_LDO_VRF12_MON
374 #define MT6359_RG_LDO_VEFUSE_EN_ADDR              374 #define MT6359_RG_LDO_VEFUSE_EN_ADDR           MT6359_LDO_VEFUSE_CON0
375 #define MT6359_RG_LDO_VEFUSE_EN_SHIFT             375 #define MT6359_RG_LDO_VEFUSE_EN_SHIFT          0
376 #define MT6359_DA_VEFUSE_B_EN_ADDR                376 #define MT6359_DA_VEFUSE_B_EN_ADDR             MT6359_LDO_VEFUSE_MON
377 #define MT6359_RG_LDO_VCN33_1_EN_0_ADDR           377 #define MT6359_RG_LDO_VCN33_1_EN_0_ADDR        MT6359_LDO_VCN33_1_CON0
378 #define MT6359_RG_LDO_VCN33_1_EN_0_MASK           378 #define MT6359_RG_LDO_VCN33_1_EN_0_MASK        0x1
379 #define MT6359_RG_LDO_VCN33_1_EN_0_SHIFT          379 #define MT6359_RG_LDO_VCN33_1_EN_0_SHIFT       0
380 #define MT6359_DA_VCN33_1_B_EN_ADDR               380 #define MT6359_DA_VCN33_1_B_EN_ADDR            MT6359_LDO_VCN33_1_MON
381 #define MT6359_RG_LDO_VCN33_1_EN_1_ADDR           381 #define MT6359_RG_LDO_VCN33_1_EN_1_ADDR        MT6359_LDO_VCN33_1_MULTI_SW
382 #define MT6359_RG_LDO_VCN33_1_EN_1_SHIFT          382 #define MT6359_RG_LDO_VCN33_1_EN_1_SHIFT       15
383 #define MT6359_RG_LDO_VCN33_2_EN_0_ADDR           383 #define MT6359_RG_LDO_VCN33_2_EN_0_ADDR        MT6359_LDO_VCN33_2_CON0
384 #define MT6359_RG_LDO_VCN33_2_EN_0_SHIFT          384 #define MT6359_RG_LDO_VCN33_2_EN_0_SHIFT       0
385 #define MT6359_DA_VCN33_2_B_EN_ADDR               385 #define MT6359_DA_VCN33_2_B_EN_ADDR            MT6359_LDO_VCN33_2_MON
386 #define MT6359_RG_LDO_VCN33_2_EN_1_ADDR           386 #define MT6359_RG_LDO_VCN33_2_EN_1_ADDR        MT6359_LDO_VCN33_2_MULTI_SW
387 #define MT6359_RG_LDO_VCN33_2_EN_1_MASK           387 #define MT6359_RG_LDO_VCN33_2_EN_1_MASK        0x1
388 #define MT6359_RG_LDO_VCN33_2_EN_1_SHIFT          388 #define MT6359_RG_LDO_VCN33_2_EN_1_SHIFT       15
389 #define MT6359_RG_LDO_VCN13_EN_ADDR               389 #define MT6359_RG_LDO_VCN13_EN_ADDR            MT6359_LDO_VCN13_CON0
390 #define MT6359_RG_LDO_VCN13_EN_SHIFT              390 #define MT6359_RG_LDO_VCN13_EN_SHIFT           0
391 #define MT6359_DA_VCN13_B_EN_ADDR                 391 #define MT6359_DA_VCN13_B_EN_ADDR              MT6359_LDO_VCN13_MON
392 #define MT6359_RG_LDO_VCN18_EN_ADDR               392 #define MT6359_RG_LDO_VCN18_EN_ADDR            MT6359_LDO_VCN18_CON0
393 #define MT6359_DA_VCN18_B_EN_ADDR                 393 #define MT6359_DA_VCN18_B_EN_ADDR              MT6359_LDO_VCN18_MON
394 #define MT6359_RG_LDO_VA09_EN_ADDR                394 #define MT6359_RG_LDO_VA09_EN_ADDR             MT6359_LDO_VA09_CON0
395 #define MT6359_RG_LDO_VA09_EN_SHIFT               395 #define MT6359_RG_LDO_VA09_EN_SHIFT            0
396 #define MT6359_DA_VA09_B_EN_ADDR                  396 #define MT6359_DA_VA09_B_EN_ADDR               MT6359_LDO_VA09_MON
397 #define MT6359_RG_LDO_VCAMIO_EN_ADDR              397 #define MT6359_RG_LDO_VCAMIO_EN_ADDR           MT6359_LDO_VCAMIO_CON0
398 #define MT6359_RG_LDO_VCAMIO_EN_SHIFT             398 #define MT6359_RG_LDO_VCAMIO_EN_SHIFT          0
399 #define MT6359_DA_VCAMIO_B_EN_ADDR                399 #define MT6359_DA_VCAMIO_B_EN_ADDR             MT6359_LDO_VCAMIO_MON
400 #define MT6359_RG_LDO_VA12_EN_ADDR                400 #define MT6359_RG_LDO_VA12_EN_ADDR             MT6359_LDO_VA12_CON0
401 #define MT6359_RG_LDO_VA12_EN_SHIFT               401 #define MT6359_RG_LDO_VA12_EN_SHIFT            0
402 #define MT6359_DA_VA12_B_EN_ADDR                  402 #define MT6359_DA_VA12_B_EN_ADDR               MT6359_LDO_VA12_MON
403 #define MT6359_RG_LDO_VAUX18_EN_ADDR              403 #define MT6359_RG_LDO_VAUX18_EN_ADDR           MT6359_LDO_VAUX18_CON0
404 #define MT6359_DA_VAUX18_B_EN_ADDR                404 #define MT6359_DA_VAUX18_B_EN_ADDR             MT6359_LDO_VAUX18_MON
405 #define MT6359_RG_LDO_VAUD18_EN_ADDR              405 #define MT6359_RG_LDO_VAUD18_EN_ADDR           MT6359_LDO_VAUD18_CON0
406 #define MT6359_DA_VAUD18_B_EN_ADDR                406 #define MT6359_DA_VAUD18_B_EN_ADDR             MT6359_LDO_VAUD18_MON
407 #define MT6359_RG_LDO_VIO18_EN_ADDR               407 #define MT6359_RG_LDO_VIO18_EN_ADDR            MT6359_LDO_VIO18_CON0
408 #define MT6359_RG_LDO_VIO18_EN_SHIFT              408 #define MT6359_RG_LDO_VIO18_EN_SHIFT           0
409 #define MT6359_DA_VIO18_B_EN_ADDR                 409 #define MT6359_DA_VIO18_B_EN_ADDR              MT6359_LDO_VIO18_MON
410 #define MT6359_RG_LDO_VEMC_EN_ADDR                410 #define MT6359_RG_LDO_VEMC_EN_ADDR             MT6359_LDO_VEMC_CON0
411 #define MT6359_RG_LDO_VEMC_EN_SHIFT               411 #define MT6359_RG_LDO_VEMC_EN_SHIFT            0
412 #define MT6359_DA_VEMC_B_EN_ADDR                  412 #define MT6359_DA_VEMC_B_EN_ADDR               MT6359_LDO_VEMC_MON
413 #define MT6359_RG_LDO_VSIM1_EN_ADDR               413 #define MT6359_RG_LDO_VSIM1_EN_ADDR            MT6359_LDO_VSIM1_CON0
414 #define MT6359_RG_LDO_VSIM1_EN_SHIFT              414 #define MT6359_RG_LDO_VSIM1_EN_SHIFT           0
415 #define MT6359_DA_VSIM1_B_EN_ADDR                 415 #define MT6359_DA_VSIM1_B_EN_ADDR              MT6359_LDO_VSIM1_MON
416 #define MT6359_RG_LDO_VSIM2_EN_ADDR               416 #define MT6359_RG_LDO_VSIM2_EN_ADDR            MT6359_LDO_VSIM2_CON0
417 #define MT6359_RG_LDO_VSIM2_EN_SHIFT              417 #define MT6359_RG_LDO_VSIM2_EN_SHIFT           0
418 #define MT6359_DA_VSIM2_B_EN_ADDR                 418 #define MT6359_DA_VSIM2_B_EN_ADDR              MT6359_LDO_VSIM2_MON
419 #define MT6359_RG_LDO_VUSB_EN_0_ADDR              419 #define MT6359_RG_LDO_VUSB_EN_0_ADDR           MT6359_LDO_VUSB_CON0
420 #define MT6359_RG_LDO_VUSB_EN_0_MASK              420 #define MT6359_RG_LDO_VUSB_EN_0_MASK           0x1
421 #define MT6359_RG_LDO_VUSB_EN_0_SHIFT             421 #define MT6359_RG_LDO_VUSB_EN_0_SHIFT          0
422 #define MT6359_DA_VUSB_B_EN_ADDR                  422 #define MT6359_DA_VUSB_B_EN_ADDR               MT6359_LDO_VUSB_MON
423 #define MT6359_RG_LDO_VUSB_EN_1_ADDR              423 #define MT6359_RG_LDO_VUSB_EN_1_ADDR           MT6359_LDO_VUSB_MULTI_SW
424 #define MT6359_RG_LDO_VUSB_EN_1_MASK              424 #define MT6359_RG_LDO_VUSB_EN_1_MASK           0x1
425 #define MT6359_RG_LDO_VUSB_EN_1_SHIFT             425 #define MT6359_RG_LDO_VUSB_EN_1_SHIFT          15
426 #define MT6359_RG_LDO_VRFCK_EN_ADDR               426 #define MT6359_RG_LDO_VRFCK_EN_ADDR            MT6359_LDO_VRFCK_CON0
427 #define MT6359_RG_LDO_VRFCK_EN_SHIFT              427 #define MT6359_RG_LDO_VRFCK_EN_SHIFT           0
428 #define MT6359_DA_VRFCK_B_EN_ADDR                 428 #define MT6359_DA_VRFCK_B_EN_ADDR              MT6359_LDO_VRFCK_MON
429 #define MT6359_RG_LDO_VBBCK_EN_ADDR               429 #define MT6359_RG_LDO_VBBCK_EN_ADDR            MT6359_LDO_VBBCK_CON0
430 #define MT6359_RG_LDO_VBBCK_EN_SHIFT              430 #define MT6359_RG_LDO_VBBCK_EN_SHIFT           0
431 #define MT6359_DA_VBBCK_B_EN_ADDR                 431 #define MT6359_DA_VBBCK_B_EN_ADDR              MT6359_LDO_VBBCK_MON
432 #define MT6359_RG_LDO_VBIF28_EN_ADDR              432 #define MT6359_RG_LDO_VBIF28_EN_ADDR           MT6359_LDO_VBIF28_CON0
433 #define MT6359_DA_VBIF28_B_EN_ADDR                433 #define MT6359_DA_VBIF28_B_EN_ADDR             MT6359_LDO_VBIF28_MON
434 #define MT6359_RG_LDO_VIBR_EN_ADDR                434 #define MT6359_RG_LDO_VIBR_EN_ADDR             MT6359_LDO_VIBR_CON0
435 #define MT6359_RG_LDO_VIBR_EN_SHIFT               435 #define MT6359_RG_LDO_VIBR_EN_SHIFT            0
436 #define MT6359_DA_VIBR_B_EN_ADDR                  436 #define MT6359_DA_VIBR_B_EN_ADDR               MT6359_LDO_VIBR_MON
437 #define MT6359_RG_LDO_VIO28_EN_ADDR               437 #define MT6359_RG_LDO_VIO28_EN_ADDR            MT6359_LDO_VIO28_CON0
438 #define MT6359_RG_LDO_VIO28_EN_SHIFT              438 #define MT6359_RG_LDO_VIO28_EN_SHIFT           0
439 #define MT6359_DA_VIO28_B_EN_ADDR                 439 #define MT6359_DA_VIO28_B_EN_ADDR              MT6359_LDO_VIO28_MON
440 #define MT6359_RG_LDO_VM18_EN_ADDR                440 #define MT6359_RG_LDO_VM18_EN_ADDR             MT6359_LDO_VM18_CON0
441 #define MT6359_RG_LDO_VM18_EN_SHIFT               441 #define MT6359_RG_LDO_VM18_EN_SHIFT            0
442 #define MT6359_DA_VM18_B_EN_ADDR                  442 #define MT6359_DA_VM18_B_EN_ADDR               MT6359_LDO_VM18_MON
443 #define MT6359_RG_LDO_VUFS_EN_ADDR                443 #define MT6359_RG_LDO_VUFS_EN_ADDR             MT6359_LDO_VUFS_CON0
444 #define MT6359_RG_LDO_VUFS_EN_SHIFT               444 #define MT6359_RG_LDO_VUFS_EN_SHIFT               0
445 #define MT6359_DA_VUFS_B_EN_ADDR                  445 #define MT6359_DA_VUFS_B_EN_ADDR               MT6359_LDO_VUFS_MON
446 #define MT6359_RG_LDO_VSRAM_PROC1_EN_ADDR         446 #define MT6359_RG_LDO_VSRAM_PROC1_EN_ADDR      MT6359_LDO_VSRAM_PROC1_CON0
447 #define MT6359_DA_VSRAM_PROC1_B_EN_ADDR           447 #define MT6359_DA_VSRAM_PROC1_B_EN_ADDR        MT6359_LDO_VSRAM_PROC1_MON
448 #define MT6359_DA_VSRAM_PROC1_VOSEL_ADDR          448 #define MT6359_DA_VSRAM_PROC1_VOSEL_ADDR       MT6359_LDO_VSRAM_PROC1_VOSEL1
449 #define MT6359_DA_VSRAM_PROC1_VOSEL_MASK          449 #define MT6359_DA_VSRAM_PROC1_VOSEL_MASK       0x7F
450 #define MT6359_DA_VSRAM_PROC1_VOSEL_SHIFT         450 #define MT6359_DA_VSRAM_PROC1_VOSEL_SHIFT      8
451 #define MT6359_RG_LDO_VSRAM_PROC2_EN_ADDR         451 #define MT6359_RG_LDO_VSRAM_PROC2_EN_ADDR      MT6359_LDO_VSRAM_PROC2_CON0
452 #define MT6359_DA_VSRAM_PROC2_B_EN_ADDR           452 #define MT6359_DA_VSRAM_PROC2_B_EN_ADDR        MT6359_LDO_VSRAM_PROC2_MON
453 #define MT6359_DA_VSRAM_PROC2_VOSEL_ADDR          453 #define MT6359_DA_VSRAM_PROC2_VOSEL_ADDR       MT6359_LDO_VSRAM_PROC2_VOSEL1
454 #define MT6359_DA_VSRAM_PROC2_VOSEL_MASK          454 #define MT6359_DA_VSRAM_PROC2_VOSEL_MASK       0x7F
455 #define MT6359_DA_VSRAM_PROC2_VOSEL_SHIFT         455 #define MT6359_DA_VSRAM_PROC2_VOSEL_SHIFT      8
456 #define MT6359_RG_LDO_VSRAM_OTHERS_EN_ADDR        456 #define MT6359_RG_LDO_VSRAM_OTHERS_EN_ADDR     MT6359_LDO_VSRAM_OTHERS_CON0
457 #define MT6359_DA_VSRAM_OTHERS_B_EN_ADDR          457 #define MT6359_DA_VSRAM_OTHERS_B_EN_ADDR       MT6359_LDO_VSRAM_OTHERS_MON
458 #define MT6359_DA_VSRAM_OTHERS_VOSEL_ADDR         458 #define MT6359_DA_VSRAM_OTHERS_VOSEL_ADDR      MT6359_LDO_VSRAM_OTHERS_VOSEL1
459 #define MT6359_DA_VSRAM_OTHERS_VOSEL_MASK         459 #define MT6359_DA_VSRAM_OTHERS_VOSEL_MASK      0x7F
460 #define MT6359_DA_VSRAM_OTHERS_VOSEL_SHIFT        460 #define MT6359_DA_VSRAM_OTHERS_VOSEL_SHIFT     8
461 #define MT6359_RG_LDO_VSRAM_OTHERS_SSHUB_EN_AD    461 #define MT6359_RG_LDO_VSRAM_OTHERS_SSHUB_EN_ADDR     MT6359_LDO_VSRAM_OTHERS_SSHUB
462 #define MT6359_RG_LDO_VSRAM_OTHERS_SSHUB_VOSEL    462 #define MT6359_RG_LDO_VSRAM_OTHERS_SSHUB_VOSEL_ADDR  MT6359_LDO_VSRAM_OTHERS_SSHUB
463 #define MT6359_RG_LDO_VSRAM_OTHERS_SSHUB_VOSEL    463 #define MT6359_RG_LDO_VSRAM_OTHERS_SSHUB_VOSEL_MASK  0x7F
464 #define MT6359_RG_LDO_VSRAM_OTHERS_SSHUB_VOSEL    464 #define MT6359_RG_LDO_VSRAM_OTHERS_SSHUB_VOSEL_SHIFT 1
465 #define MT6359_RG_LDO_VSRAM_MD_EN_ADDR            465 #define MT6359_RG_LDO_VSRAM_MD_EN_ADDR         MT6359_LDO_VSRAM_MD_CON0
466 #define MT6359_DA_VSRAM_MD_B_EN_ADDR              466 #define MT6359_DA_VSRAM_MD_B_EN_ADDR           MT6359_LDO_VSRAM_MD_MON
467 #define MT6359_DA_VSRAM_MD_VOSEL_ADDR             467 #define MT6359_DA_VSRAM_MD_VOSEL_ADDR          MT6359_LDO_VSRAM_MD_VOSEL1
468 #define MT6359_DA_VSRAM_MD_VOSEL_MASK             468 #define MT6359_DA_VSRAM_MD_VOSEL_MASK          0x7F
469 #define MT6359_DA_VSRAM_MD_VOSEL_SHIFT            469 #define MT6359_DA_VSRAM_MD_VOSEL_SHIFT         8
470 #define MT6359_RG_VCN33_1_VOSEL_ADDR              470 #define MT6359_RG_VCN33_1_VOSEL_ADDR           MT6359_VCN33_1_ANA_CON0
471 #define MT6359_RG_VCN33_1_VOSEL_MASK              471 #define MT6359_RG_VCN33_1_VOSEL_MASK           0xF
472 #define MT6359_RG_VCN33_1_VOSEL_SHIFT             472 #define MT6359_RG_VCN33_1_VOSEL_SHIFT          8
473 #define MT6359_RG_VCN33_2_VOSEL_ADDR              473 #define MT6359_RG_VCN33_2_VOSEL_ADDR           MT6359_VCN33_2_ANA_CON0
474 #define MT6359_RG_VCN33_2_VOSEL_MASK              474 #define MT6359_RG_VCN33_2_VOSEL_MASK           0xF
475 #define MT6359_RG_VCN33_2_VOSEL_SHIFT             475 #define MT6359_RG_VCN33_2_VOSEL_SHIFT          8
476 #define MT6359_RG_VEMC_VOSEL_ADDR                 476 #define MT6359_RG_VEMC_VOSEL_ADDR              MT6359_VEMC_ANA_CON0
477 #define MT6359_RG_VEMC_VOSEL_MASK                 477 #define MT6359_RG_VEMC_VOSEL_MASK              0xF
478 #define MT6359_RG_VEMC_VOSEL_SHIFT                478 #define MT6359_RG_VEMC_VOSEL_SHIFT             8
479 #define MT6359_RG_VSIM1_VOSEL_ADDR                479 #define MT6359_RG_VSIM1_VOSEL_ADDR             MT6359_VSIM1_ANA_CON0
480 #define MT6359_RG_VSIM1_VOSEL_MASK                480 #define MT6359_RG_VSIM1_VOSEL_MASK             0xF
481 #define MT6359_RG_VSIM1_VOSEL_SHIFT               481 #define MT6359_RG_VSIM1_VOSEL_SHIFT            8
482 #define MT6359_RG_VSIM2_VOSEL_ADDR                482 #define MT6359_RG_VSIM2_VOSEL_ADDR             MT6359_VSIM2_ANA_CON0
483 #define MT6359_RG_VSIM2_VOSEL_MASK                483 #define MT6359_RG_VSIM2_VOSEL_MASK             0xF
484 #define MT6359_RG_VSIM2_VOSEL_SHIFT               484 #define MT6359_RG_VSIM2_VOSEL_SHIFT            8
485 #define MT6359_RG_VIO28_VOSEL_ADDR                485 #define MT6359_RG_VIO28_VOSEL_ADDR             MT6359_VIO28_ANA_CON0
486 #define MT6359_RG_VIO28_VOSEL_MASK                486 #define MT6359_RG_VIO28_VOSEL_MASK             0xF
487 #define MT6359_RG_VIO28_VOSEL_SHIFT               487 #define MT6359_RG_VIO28_VOSEL_SHIFT            8
488 #define MT6359_RG_VIBR_VOSEL_ADDR                 488 #define MT6359_RG_VIBR_VOSEL_ADDR              MT6359_VIBR_ANA_CON0
489 #define MT6359_RG_VIBR_VOSEL_MASK                 489 #define MT6359_RG_VIBR_VOSEL_MASK              0xF
490 #define MT6359_RG_VIBR_VOSEL_SHIFT                490 #define MT6359_RG_VIBR_VOSEL_SHIFT             8
491 #define MT6359_RG_VRF18_VOSEL_ADDR                491 #define MT6359_RG_VRF18_VOSEL_ADDR             MT6359_VRF18_ANA_CON0
492 #define MT6359_RG_VRF18_VOSEL_MASK                492 #define MT6359_RG_VRF18_VOSEL_MASK             0xF
493 #define MT6359_RG_VRF18_VOSEL_SHIFT               493 #define MT6359_RG_VRF18_VOSEL_SHIFT            8
494 #define MT6359_RG_VEFUSE_VOSEL_ADDR               494 #define MT6359_RG_VEFUSE_VOSEL_ADDR            MT6359_VEFUSE_ANA_CON0
495 #define MT6359_RG_VEFUSE_VOSEL_MASK               495 #define MT6359_RG_VEFUSE_VOSEL_MASK            0xF
496 #define MT6359_RG_VEFUSE_VOSEL_SHIFT              496 #define MT6359_RG_VEFUSE_VOSEL_SHIFT           8
497 #define MT6359_RG_VCAMIO_VOSEL_ADDR               497 #define MT6359_RG_VCAMIO_VOSEL_ADDR            MT6359_VCAMIO_ANA_CON0
498 #define MT6359_RG_VCAMIO_VOSEL_MASK               498 #define MT6359_RG_VCAMIO_VOSEL_MASK            0xF
499 #define MT6359_RG_VCAMIO_VOSEL_SHIFT              499 #define MT6359_RG_VCAMIO_VOSEL_SHIFT           8
500 #define MT6359_RG_VIO18_VOSEL_ADDR                500 #define MT6359_RG_VIO18_VOSEL_ADDR             MT6359_VIO18_ANA_CON0
501 #define MT6359_RG_VIO18_VOSEL_MASK                501 #define MT6359_RG_VIO18_VOSEL_MASK             0xF
502 #define MT6359_RG_VIO18_VOSEL_SHIFT               502 #define MT6359_RG_VIO18_VOSEL_SHIFT            8
503 #define MT6359_RG_VM18_VOSEL_ADDR                 503 #define MT6359_RG_VM18_VOSEL_ADDR              MT6359_VM18_ANA_CON0
504 #define MT6359_RG_VM18_VOSEL_MASK                 504 #define MT6359_RG_VM18_VOSEL_MASK              0xF
505 #define MT6359_RG_VM18_VOSEL_SHIFT                505 #define MT6359_RG_VM18_VOSEL_SHIFT             8
506 #define MT6359_RG_VUFS_VOSEL_ADDR                 506 #define MT6359_RG_VUFS_VOSEL_ADDR              MT6359_VUFS_ANA_CON0
507 #define MT6359_RG_VUFS_VOSEL_MASK                 507 #define MT6359_RG_VUFS_VOSEL_MASK              0xF
508 #define MT6359_RG_VUFS_VOSEL_SHIFT                508 #define MT6359_RG_VUFS_VOSEL_SHIFT             8
509 #define MT6359_RG_VRF12_VOSEL_ADDR                509 #define MT6359_RG_VRF12_VOSEL_ADDR             MT6359_VRF12_ANA_CON0
510 #define MT6359_RG_VRF12_VOSEL_MASK                510 #define MT6359_RG_VRF12_VOSEL_MASK             0xF
511 #define MT6359_RG_VRF12_VOSEL_SHIFT               511 #define MT6359_RG_VRF12_VOSEL_SHIFT            8
512 #define MT6359_RG_VCN13_VOSEL_ADDR                512 #define MT6359_RG_VCN13_VOSEL_ADDR             MT6359_VCN13_ANA_CON0
513 #define MT6359_RG_VCN13_VOSEL_MASK                513 #define MT6359_RG_VCN13_VOSEL_MASK             0xF
514 #define MT6359_RG_VCN13_VOSEL_SHIFT               514 #define MT6359_RG_VCN13_VOSEL_SHIFT            8
515 #define MT6359_RG_VA09_VOSEL_ADDR                 515 #define MT6359_RG_VA09_VOSEL_ADDR              MT6359_VA09_ANA_CON0
516 #define MT6359_RG_VA09_VOSEL_MASK                 516 #define MT6359_RG_VA09_VOSEL_MASK              0xF
517 #define MT6359_RG_VA09_VOSEL_SHIFT                517 #define MT6359_RG_VA09_VOSEL_SHIFT             8
518 #define MT6359_RG_VA12_VOSEL_ADDR                 518 #define MT6359_RG_VA12_VOSEL_ADDR              MT6359_VA12_ANA_CON0
519 #define MT6359_RG_VA12_VOSEL_MASK                 519 #define MT6359_RG_VA12_VOSEL_MASK              0xF
520 #define MT6359_RG_VA12_VOSEL_SHIFT                520 #define MT6359_RG_VA12_VOSEL_SHIFT             8
521 #define MT6359_RG_VXO22_VOSEL_ADDR                521 #define MT6359_RG_VXO22_VOSEL_ADDR             MT6359_VXO22_ANA_CON0
522 #define MT6359_RG_VXO22_VOSEL_MASK                522 #define MT6359_RG_VXO22_VOSEL_MASK             0xF
523 #define MT6359_RG_VXO22_VOSEL_SHIFT               523 #define MT6359_RG_VXO22_VOSEL_SHIFT            8
524 #define MT6359_RG_VRFCK_VOSEL_ADDR                524 #define MT6359_RG_VRFCK_VOSEL_ADDR             MT6359_VRFCK_ANA_CON0
525 #define MT6359_RG_VRFCK_VOSEL_MASK                525 #define MT6359_RG_VRFCK_VOSEL_MASK             0xF
526 #define MT6359_RG_VRFCK_VOSEL_SHIFT               526 #define MT6359_RG_VRFCK_VOSEL_SHIFT            8
527 #define MT6359_RG_VBBCK_VOSEL_ADDR                527 #define MT6359_RG_VBBCK_VOSEL_ADDR             MT6359_VBBCK_ANA_CON0
528 #define MT6359_RG_VBBCK_VOSEL_MASK                528 #define MT6359_RG_VBBCK_VOSEL_MASK             0xF
529 #define MT6359_RG_VBBCK_VOSEL_SHIFT               529 #define MT6359_RG_VBBCK_VOSEL_SHIFT            8
530                                                   530 
531 #endif /* __MFD_MT6359_REGISTERS_H__ */           531 #endif /* __MFD_MT6359_REGISTERS_H__ */
532                                                   532 

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php