~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/include/uapi/linux/psci.h

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /include/uapi/linux/psci.h (Architecture sparc64) and /include/uapi/linux/psci.h (Architecture m68k)


  1 /* SPDX-License-Identifier: GPL-2.0 WITH Linux      1 /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */
  2 /*                                                  2 /*
  3  * ARM Power State and Coordination Interface       3  * ARM Power State and Coordination Interface (PSCI) header
  4  *                                                  4  *
  5  * This header holds common PSCI defines and m      5  * This header holds common PSCI defines and macros shared
  6  * by: ARM kernel, ARM64 kernel, KVM ARM/ARM64      6  * by: ARM kernel, ARM64 kernel, KVM ARM/ARM64 and user space.
  7  *                                                  7  *
  8  * Copyright (C) 2014 Linaro Ltd.                   8  * Copyright (C) 2014 Linaro Ltd.
  9  * Author: Anup Patel <anup.patel@linaro.org>       9  * Author: Anup Patel <anup.patel@linaro.org>
 10  */                                                10  */
 11                                                    11 
 12 #ifndef _UAPI_LINUX_PSCI_H                         12 #ifndef _UAPI_LINUX_PSCI_H
 13 #define _UAPI_LINUX_PSCI_H                         13 #define _UAPI_LINUX_PSCI_H
 14                                                    14 
 15 /*                                                 15 /*
 16  * PSCI v0.1 interface                             16  * PSCI v0.1 interface
 17  *                                                 17  *
 18  * The PSCI v0.1 function numbers are implemen     18  * The PSCI v0.1 function numbers are implementation defined.
 19  *                                                 19  *
 20  * Only PSCI return values such as: SUCCESS, N     20  * Only PSCI return values such as: SUCCESS, NOT_SUPPORTED,
 21  * INVALID_PARAMS, and DENIED defined below ar     21  * INVALID_PARAMS, and DENIED defined below are applicable
 22  * to PSCI v0.1.                                   22  * to PSCI v0.1.
 23  */                                                23  */
 24                                                    24 
 25 /* PSCI v0.2 interface */                          25 /* PSCI v0.2 interface */
 26 #define PSCI_0_2_FN_BASE                           26 #define PSCI_0_2_FN_BASE                        0x84000000
 27 #define PSCI_0_2_FN(n)                             27 #define PSCI_0_2_FN(n)                          (PSCI_0_2_FN_BASE + (n))
 28 #define PSCI_0_2_64BIT                             28 #define PSCI_0_2_64BIT                          0x40000000
 29 #define PSCI_0_2_FN64_BASE                         29 #define PSCI_0_2_FN64_BASE                      \
 30                                         (PSCI_     30                                         (PSCI_0_2_FN_BASE + PSCI_0_2_64BIT)
 31 #define PSCI_0_2_FN64(n)                           31 #define PSCI_0_2_FN64(n)                        (PSCI_0_2_FN64_BASE + (n))
 32                                                    32 
 33 #define PSCI_0_2_FN_PSCI_VERSION                   33 #define PSCI_0_2_FN_PSCI_VERSION                PSCI_0_2_FN(0)
 34 #define PSCI_0_2_FN_CPU_SUSPEND                    34 #define PSCI_0_2_FN_CPU_SUSPEND                 PSCI_0_2_FN(1)
 35 #define PSCI_0_2_FN_CPU_OFF                        35 #define PSCI_0_2_FN_CPU_OFF                     PSCI_0_2_FN(2)
 36 #define PSCI_0_2_FN_CPU_ON                         36 #define PSCI_0_2_FN_CPU_ON                      PSCI_0_2_FN(3)
 37 #define PSCI_0_2_FN_AFFINITY_INFO                  37 #define PSCI_0_2_FN_AFFINITY_INFO               PSCI_0_2_FN(4)
 38 #define PSCI_0_2_FN_MIGRATE                        38 #define PSCI_0_2_FN_MIGRATE                     PSCI_0_2_FN(5)
 39 #define PSCI_0_2_FN_MIGRATE_INFO_TYPE              39 #define PSCI_0_2_FN_MIGRATE_INFO_TYPE           PSCI_0_2_FN(6)
 40 #define PSCI_0_2_FN_MIGRATE_INFO_UP_CPU            40 #define PSCI_0_2_FN_MIGRATE_INFO_UP_CPU         PSCI_0_2_FN(7)
 41 #define PSCI_0_2_FN_SYSTEM_OFF                     41 #define PSCI_0_2_FN_SYSTEM_OFF                  PSCI_0_2_FN(8)
 42 #define PSCI_0_2_FN_SYSTEM_RESET                   42 #define PSCI_0_2_FN_SYSTEM_RESET                PSCI_0_2_FN(9)
 43                                                    43 
 44 #define PSCI_0_2_FN64_CPU_SUSPEND                  44 #define PSCI_0_2_FN64_CPU_SUSPEND               PSCI_0_2_FN64(1)
 45 #define PSCI_0_2_FN64_CPU_ON                       45 #define PSCI_0_2_FN64_CPU_ON                    PSCI_0_2_FN64(3)
 46 #define PSCI_0_2_FN64_AFFINITY_INFO                46 #define PSCI_0_2_FN64_AFFINITY_INFO             PSCI_0_2_FN64(4)
 47 #define PSCI_0_2_FN64_MIGRATE                      47 #define PSCI_0_2_FN64_MIGRATE                   PSCI_0_2_FN64(5)
 48 #define PSCI_0_2_FN64_MIGRATE_INFO_UP_CPU          48 #define PSCI_0_2_FN64_MIGRATE_INFO_UP_CPU       PSCI_0_2_FN64(7)
 49                                                    49 
 50 #define PSCI_1_0_FN_PSCI_FEATURES                  50 #define PSCI_1_0_FN_PSCI_FEATURES               PSCI_0_2_FN(10)
 51 #define PSCI_1_0_FN_CPU_FREEZE                     51 #define PSCI_1_0_FN_CPU_FREEZE                  PSCI_0_2_FN(11)
 52 #define PSCI_1_0_FN_CPU_DEFAULT_SUSPEND            52 #define PSCI_1_0_FN_CPU_DEFAULT_SUSPEND         PSCI_0_2_FN(12)
 53 #define PSCI_1_0_FN_NODE_HW_STATE                  53 #define PSCI_1_0_FN_NODE_HW_STATE               PSCI_0_2_FN(13)
 54 #define PSCI_1_0_FN_SYSTEM_SUSPEND                 54 #define PSCI_1_0_FN_SYSTEM_SUSPEND              PSCI_0_2_FN(14)
 55 #define PSCI_1_0_FN_SET_SUSPEND_MODE               55 #define PSCI_1_0_FN_SET_SUSPEND_MODE            PSCI_0_2_FN(15)
 56 #define PSCI_1_0_FN_STAT_RESIDENCY                 56 #define PSCI_1_0_FN_STAT_RESIDENCY              PSCI_0_2_FN(16)
 57 #define PSCI_1_0_FN_STAT_COUNT                     57 #define PSCI_1_0_FN_STAT_COUNT                  PSCI_0_2_FN(17)
 58                                                    58 
 59 #define PSCI_1_1_FN_SYSTEM_RESET2                  59 #define PSCI_1_1_FN_SYSTEM_RESET2               PSCI_0_2_FN(18)
 60 #define PSCI_1_1_FN_MEM_PROTECT                    60 #define PSCI_1_1_FN_MEM_PROTECT                 PSCI_0_2_FN(19)
 61 #define PSCI_1_1_FN_MEM_PROTECT_CHECK_RANGE        61 #define PSCI_1_1_FN_MEM_PROTECT_CHECK_RANGE     PSCI_0_2_FN(20)
 62                                                    62 
 63 #define PSCI_1_0_FN64_CPU_DEFAULT_SUSPEND          63 #define PSCI_1_0_FN64_CPU_DEFAULT_SUSPEND       PSCI_0_2_FN64(12)
 64 #define PSCI_1_0_FN64_NODE_HW_STATE                64 #define PSCI_1_0_FN64_NODE_HW_STATE             PSCI_0_2_FN64(13)
 65 #define PSCI_1_0_FN64_SYSTEM_SUSPEND               65 #define PSCI_1_0_FN64_SYSTEM_SUSPEND            PSCI_0_2_FN64(14)
 66 #define PSCI_1_0_FN64_STAT_RESIDENCY               66 #define PSCI_1_0_FN64_STAT_RESIDENCY            PSCI_0_2_FN64(16)
 67 #define PSCI_1_0_FN64_STAT_COUNT                   67 #define PSCI_1_0_FN64_STAT_COUNT                PSCI_0_2_FN64(17)
 68                                                    68 
 69 #define PSCI_1_1_FN64_SYSTEM_RESET2                69 #define PSCI_1_1_FN64_SYSTEM_RESET2             PSCI_0_2_FN64(18)
 70 #define PSCI_1_1_FN64_MEM_PROTECT_CHECK_RANGE      70 #define PSCI_1_1_FN64_MEM_PROTECT_CHECK_RANGE   PSCI_0_2_FN64(20)
 71                                                    71 
 72 /* PSCI v0.2 power state encoding for CPU_SUSP     72 /* PSCI v0.2 power state encoding for CPU_SUSPEND function */
 73 #define PSCI_0_2_POWER_STATE_ID_MASK               73 #define PSCI_0_2_POWER_STATE_ID_MASK            0xffff
 74 #define PSCI_0_2_POWER_STATE_ID_SHIFT              74 #define PSCI_0_2_POWER_STATE_ID_SHIFT           0
 75 #define PSCI_0_2_POWER_STATE_TYPE_SHIFT            75 #define PSCI_0_2_POWER_STATE_TYPE_SHIFT         16
 76 #define PSCI_0_2_POWER_STATE_TYPE_MASK             76 #define PSCI_0_2_POWER_STATE_TYPE_MASK          \
 77                                 (0x1 << PSCI_0     77                                 (0x1 << PSCI_0_2_POWER_STATE_TYPE_SHIFT)
 78 #define PSCI_0_2_POWER_STATE_AFFL_SHIFT            78 #define PSCI_0_2_POWER_STATE_AFFL_SHIFT         24
 79 #define PSCI_0_2_POWER_STATE_AFFL_MASK             79 #define PSCI_0_2_POWER_STATE_AFFL_MASK          \
 80                                 (0x3 << PSCI_0     80                                 (0x3 << PSCI_0_2_POWER_STATE_AFFL_SHIFT)
 81                                                    81 
 82 /* PSCI extended power state encoding for CPU_     82 /* PSCI extended power state encoding for CPU_SUSPEND function */
 83 #define PSCI_1_0_EXT_POWER_STATE_ID_MASK           83 #define PSCI_1_0_EXT_POWER_STATE_ID_MASK        0xfffffff
 84 #define PSCI_1_0_EXT_POWER_STATE_ID_SHIFT          84 #define PSCI_1_0_EXT_POWER_STATE_ID_SHIFT       0
 85 #define PSCI_1_0_EXT_POWER_STATE_TYPE_SHIFT        85 #define PSCI_1_0_EXT_POWER_STATE_TYPE_SHIFT     30
 86 #define PSCI_1_0_EXT_POWER_STATE_TYPE_MASK         86 #define PSCI_1_0_EXT_POWER_STATE_TYPE_MASK      \
 87                                 (0x1 << PSCI_1     87                                 (0x1 << PSCI_1_0_EXT_POWER_STATE_TYPE_SHIFT)
 88                                                    88 
 89 /* PSCI v0.2 affinity level state returned by      89 /* PSCI v0.2 affinity level state returned by AFFINITY_INFO */
 90 #define PSCI_0_2_AFFINITY_LEVEL_ON                 90 #define PSCI_0_2_AFFINITY_LEVEL_ON              0
 91 #define PSCI_0_2_AFFINITY_LEVEL_OFF                91 #define PSCI_0_2_AFFINITY_LEVEL_OFF             1
 92 #define PSCI_0_2_AFFINITY_LEVEL_ON_PENDING         92 #define PSCI_0_2_AFFINITY_LEVEL_ON_PENDING      2
 93                                                    93 
 94 /* PSCI v0.2 multicore support in Trusted OS r     94 /* PSCI v0.2 multicore support in Trusted OS returned by MIGRATE_INFO_TYPE */
 95 #define PSCI_0_2_TOS_UP_MIGRATE                    95 #define PSCI_0_2_TOS_UP_MIGRATE                 0
 96 #define PSCI_0_2_TOS_UP_NO_MIGRATE                 96 #define PSCI_0_2_TOS_UP_NO_MIGRATE              1
 97 #define PSCI_0_2_TOS_MP                            97 #define PSCI_0_2_TOS_MP                         2
 98                                                    98 
 99 /* PSCI v1.1 reset type encoding for SYSTEM_RE     99 /* PSCI v1.1 reset type encoding for SYSTEM_RESET2 */
100 #define PSCI_1_1_RESET_TYPE_SYSTEM_WARM_RESET     100 #define PSCI_1_1_RESET_TYPE_SYSTEM_WARM_RESET   0
101 #define PSCI_1_1_RESET_TYPE_VENDOR_START          101 #define PSCI_1_1_RESET_TYPE_VENDOR_START        0x80000000U
102                                                   102 
103 /* PSCI version decoding (independent of PSCI     103 /* PSCI version decoding (independent of PSCI version) */
104 #define PSCI_VERSION_MAJOR_SHIFT                  104 #define PSCI_VERSION_MAJOR_SHIFT                16
105 #define PSCI_VERSION_MINOR_MASK                   105 #define PSCI_VERSION_MINOR_MASK                 \
106                 ((1U << PSCI_VERSION_MAJOR_SHI    106                 ((1U << PSCI_VERSION_MAJOR_SHIFT) - 1)
107 #define PSCI_VERSION_MAJOR_MASK                   107 #define PSCI_VERSION_MAJOR_MASK                 ~PSCI_VERSION_MINOR_MASK
108 #define PSCI_VERSION_MAJOR(ver)                   108 #define PSCI_VERSION_MAJOR(ver)                 \
109                 (((ver) & PSCI_VERSION_MAJOR_M    109                 (((ver) & PSCI_VERSION_MAJOR_MASK) >> PSCI_VERSION_MAJOR_SHIFT)
110 #define PSCI_VERSION_MINOR(ver)                   110 #define PSCI_VERSION_MINOR(ver)                 \
111                 ((ver) & PSCI_VERSION_MINOR_MA    111                 ((ver) & PSCI_VERSION_MINOR_MASK)
112 #define PSCI_VERSION(maj, min)                    112 #define PSCI_VERSION(maj, min)                                          \
113         ((((maj) << PSCI_VERSION_MAJOR_SHIFT)     113         ((((maj) << PSCI_VERSION_MAJOR_SHIFT) & PSCI_VERSION_MAJOR_MASK) | \
114          ((min) & PSCI_VERSION_MINOR_MASK))       114          ((min) & PSCI_VERSION_MINOR_MASK))
115                                                   115 
116 /* PSCI features decoding (>=1.0) */              116 /* PSCI features decoding (>=1.0) */
117 #define PSCI_1_0_FEATURES_CPU_SUSPEND_PF_SHIFT    117 #define PSCI_1_0_FEATURES_CPU_SUSPEND_PF_SHIFT  1
118 #define PSCI_1_0_FEATURES_CPU_SUSPEND_PF_MASK     118 #define PSCI_1_0_FEATURES_CPU_SUSPEND_PF_MASK   \
119                         (0x1 << PSCI_1_0_FEATU    119                         (0x1 << PSCI_1_0_FEATURES_CPU_SUSPEND_PF_SHIFT)
120                                                   120 
121 #define PSCI_1_0_OS_INITIATED                     121 #define PSCI_1_0_OS_INITIATED                   BIT(0)
122 #define PSCI_1_0_SUSPEND_MODE_PC                  122 #define PSCI_1_0_SUSPEND_MODE_PC                0
123 #define PSCI_1_0_SUSPEND_MODE_OSI                 123 #define PSCI_1_0_SUSPEND_MODE_OSI               1
124                                                   124 
125 /* PSCI return values (inclusive of all PSCI v    125 /* PSCI return values (inclusive of all PSCI versions) */
126 #define PSCI_RET_SUCCESS                          126 #define PSCI_RET_SUCCESS                        0
127 #define PSCI_RET_NOT_SUPPORTED                    127 #define PSCI_RET_NOT_SUPPORTED                  -1
128 #define PSCI_RET_INVALID_PARAMS                   128 #define PSCI_RET_INVALID_PARAMS                 -2
129 #define PSCI_RET_DENIED                           129 #define PSCI_RET_DENIED                         -3
130 #define PSCI_RET_ALREADY_ON                       130 #define PSCI_RET_ALREADY_ON                     -4
131 #define PSCI_RET_ON_PENDING                       131 #define PSCI_RET_ON_PENDING                     -5
132 #define PSCI_RET_INTERNAL_FAILURE                 132 #define PSCI_RET_INTERNAL_FAILURE               -6
133 #define PSCI_RET_NOT_PRESENT                      133 #define PSCI_RET_NOT_PRESENT                    -7
134 #define PSCI_RET_DISABLED                         134 #define PSCI_RET_DISABLED                       -8
135 #define PSCI_RET_INVALID_ADDRESS                  135 #define PSCI_RET_INVALID_ADDRESS                -9
136                                                   136 
137 #endif /* _UAPI_LINUX_PSCI_H */                   137 #endif /* _UAPI_LINUX_PSCI_H */
138                                                   138 

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php