~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/scripts/dtc/include-prefixes/arm/nxp/imx/imx6ul-pinfunc.h

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /scripts/dtc/include-prefixes/arm/nxp/imx/imx6ul-pinfunc.h (Architecture i386) and /scripts/dtc/include-prefixes/arm/nxp/imx/imx6ul-pinfunc.h (Architecture mips)


  1 /* SPDX-License-Identifier: GPL-2.0-only */         1 /* SPDX-License-Identifier: GPL-2.0-only */
  2 /*                                                  2 /*
  3  * Copyright 2014 - 2015 Freescale Semiconduct      3  * Copyright 2014 - 2015 Freescale Semiconductor, Inc.
  4  */                                                 4  */
  5                                                     5 
  6 #ifndef __DTS_IMX6UL_PINFUNC_H                      6 #ifndef __DTS_IMX6UL_PINFUNC_H
  7 #define __DTS_IMX6UL_PINFUNC_H                      7 #define __DTS_IMX6UL_PINFUNC_H
  8                                                     8 
  9 /*                                                  9 /*
 10  * The pin function ID is a tuple of               10  * The pin function ID is a tuple of
 11  * <mux_reg conf_reg input_reg mux_mode input_     11  * <mux_reg conf_reg input_reg mux_mode input_val>
 12  */                                                12  */
 13 #define MX6UL_PAD_BOOT_MODE0__GPIO5_IO10           13 #define MX6UL_PAD_BOOT_MODE0__GPIO5_IO10                0x0014 0x02a0 0x0000 5 0
 14 #define MX6UL_PAD_BOOT_MODE1__GPIO5_IO11           14 #define MX6UL_PAD_BOOT_MODE1__GPIO5_IO11                0x0018 0x02a4 0x0000 5 0
 15                                                    15 
 16 #define MX6UL_PAD_SNVS_TAMPER0__GPIO5_IO00         16 #define MX6UL_PAD_SNVS_TAMPER0__GPIO5_IO00              0x001c 0x02a8 0x0000 5 0
 17 #define MX6UL_PAD_SNVS_TAMPER1__GPIO5_IO01         17 #define MX6UL_PAD_SNVS_TAMPER1__GPIO5_IO01              0x0020 0x02ac 0x0000 5 0
 18 #define MX6UL_PAD_SNVS_TAMPER2__GPIO5_IO02         18 #define MX6UL_PAD_SNVS_TAMPER2__GPIO5_IO02              0x0024 0x02b0 0x0000 5 0
 19 #define MX6UL_PAD_SNVS_TAMPER3__GPIO5_IO03         19 #define MX6UL_PAD_SNVS_TAMPER3__GPIO5_IO03              0x0028 0x02b4 0x0000 5 0
 20 #define MX6UL_PAD_SNVS_TAMPER4__GPIO5_IO04         20 #define MX6UL_PAD_SNVS_TAMPER4__GPIO5_IO04              0x002c 0x02b8 0x0000 5 0
 21 #define MX6UL_PAD_SNVS_TAMPER5__GPIO5_IO05         21 #define MX6UL_PAD_SNVS_TAMPER5__GPIO5_IO05              0x0030 0x02bc 0x0000 5 0
 22 #define MX6UL_PAD_SNVS_TAMPER6__GPIO5_IO06         22 #define MX6UL_PAD_SNVS_TAMPER6__GPIO5_IO06              0x0034 0x02c0 0x0000 5 0
 23 #define MX6UL_PAD_SNVS_TAMPER7__GPIO5_IO07         23 #define MX6UL_PAD_SNVS_TAMPER7__GPIO5_IO07              0x0038 0x02c4 0x0000 5 0
 24 #define MX6UL_PAD_SNVS_TAMPER8__GPIO5_IO08         24 #define MX6UL_PAD_SNVS_TAMPER8__GPIO5_IO08              0x003c 0x02c8 0x0000 5 0
 25 #define MX6UL_PAD_SNVS_TAMPER9__GPIO5_IO09         25 #define MX6UL_PAD_SNVS_TAMPER9__GPIO5_IO09              0x0040 0x02cc 0x0000 5 0
 26                                                    26 
 27 #define MX6UL_PAD_JTAG_MOD__SJC_MOD                27 #define MX6UL_PAD_JTAG_MOD__SJC_MOD                     0x0044 0x02d0 0x0000 0 0
 28 #define MX6UL_PAD_JTAG_MOD__GPT2_CLK               28 #define MX6UL_PAD_JTAG_MOD__GPT2_CLK                    0x0044 0x02d0 0x05a0 1 0
 29 #define MX6UL_PAD_JTAG_MOD__SPDIF_OUT              29 #define MX6UL_PAD_JTAG_MOD__SPDIF_OUT                   0x0044 0x02d0 0x0000 2 0
 30 #define MX6UL_PAD_JTAG_MOD__ENET1_REF_CLK_25M      30 #define MX6UL_PAD_JTAG_MOD__ENET1_REF_CLK_25M           0x0044 0x02d0 0x0000 3 0
 31 #define MX6UL_PAD_JTAG_MOD__CCM_PMIC_RDY           31 #define MX6UL_PAD_JTAG_MOD__CCM_PMIC_RDY                0x0044 0x02d0 0x04c0 4 0
 32 #define MX6UL_PAD_JTAG_MOD__GPIO1_IO10             32 #define MX6UL_PAD_JTAG_MOD__GPIO1_IO10                  0x0044 0x02d0 0x0000 5 0
 33 #define MX6UL_PAD_JTAG_MOD__SDMA_EXT_EVENT00       33 #define MX6UL_PAD_JTAG_MOD__SDMA_EXT_EVENT00            0x0044 0x02d0 0x0610 6 0
 34 #define MX6UL_PAD_JTAG_TMS__SJC_TMS                34 #define MX6UL_PAD_JTAG_TMS__SJC_TMS                     0x0048 0x02d4 0x0000 0 0
 35 #define MX6UL_PAD_JTAG_TMS__GPT2_CAPTURE1          35 #define MX6UL_PAD_JTAG_TMS__GPT2_CAPTURE1               0x0048 0x02d4 0x0598 1 0
 36 #define MX6UL_PAD_JTAG_TMS__SAI2_MCLK              36 #define MX6UL_PAD_JTAG_TMS__SAI2_MCLK                   0x0048 0x02d4 0x05f0 2 0
 37 #define MX6UL_PAD_JTAG_TMS__CCM_CLKO1              37 #define MX6UL_PAD_JTAG_TMS__CCM_CLKO1                   0x0048 0x02d4 0x0000 3 0
 38 #define MX6UL_PAD_JTAG_TMS__CCM_WAIT               38 #define MX6UL_PAD_JTAG_TMS__CCM_WAIT                    0x0048 0x02d4 0x0000 4 0
 39 #define MX6UL_PAD_JTAG_TMS__GPIO1_IO11             39 #define MX6UL_PAD_JTAG_TMS__GPIO1_IO11                  0x0048 0x02d4 0x0000 5 0
 40 #define MX6UL_PAD_JTAG_TMS__SDMA_EXT_EVENT01       40 #define MX6UL_PAD_JTAG_TMS__SDMA_EXT_EVENT01            0x0048 0x02d4 0x0614 6 0
 41 #define MX6UL_PAD_JTAG_TMS__EPIT1_OUT              41 #define MX6UL_PAD_JTAG_TMS__EPIT1_OUT                   0x0048 0x02d4 0x0000 8 0
 42 #define MX6UL_PAD_JTAG_TDO__SJC_TDO                42 #define MX6UL_PAD_JTAG_TDO__SJC_TDO                     0x004c 0x02d8 0x0000 0 0
 43 #define MX6UL_PAD_JTAG_TDO__GPT2_CAPTURE2          43 #define MX6UL_PAD_JTAG_TDO__GPT2_CAPTURE2               0x004c 0x02d8 0x059c 1 0
 44 #define MX6UL_PAD_JTAG_TDO__SAI2_TX_SYNC           44 #define MX6UL_PAD_JTAG_TDO__SAI2_TX_SYNC                0x004c 0x02d8 0x05fc 2 0
 45 #define MX6UL_PAD_JTAG_TDO__CCM_CLKO2              45 #define MX6UL_PAD_JTAG_TDO__CCM_CLKO2                   0x004c 0x02d8 0x0000 3 0
 46 #define MX6UL_PAD_JTAG_TDO__CCM_STOP               46 #define MX6UL_PAD_JTAG_TDO__CCM_STOP                    0x004c 0x02d8 0x0000 4 0
 47 #define MX6UL_PAD_JTAG_TDO__GPIO1_IO12             47 #define MX6UL_PAD_JTAG_TDO__GPIO1_IO12                  0x004c 0x02d8 0x0000 5 0
 48 #define MX6UL_PAD_JTAG_TDO__MQS_RIGHT              48 #define MX6UL_PAD_JTAG_TDO__MQS_RIGHT                   0x004c 0x02d8 0x0000 6 0
 49 #define MX6UL_PAD_JTAG_TDO__EPIT2_OUT              49 #define MX6UL_PAD_JTAG_TDO__EPIT2_OUT                   0x004c 0x02d8 0x0000 8 0
 50 #define MX6UL_PAD_JTAG_TDI__SJC_TDI                50 #define MX6UL_PAD_JTAG_TDI__SJC_TDI                     0x0050 0x02dc 0x0000 0 0
 51 #define MX6UL_PAD_JTAG_TDI__GPT2_COMPARE1          51 #define MX6UL_PAD_JTAG_TDI__GPT2_COMPARE1               0x0050 0x02dc 0x0000 1 0
 52 #define MX6UL_PAD_JTAG_TDI__SAI2_TX_BCLK           52 #define MX6UL_PAD_JTAG_TDI__SAI2_TX_BCLK                0x0050 0x02dc 0x05f8 2 0
 53 #define MX6UL_PAD_JTAG_TDI__PWM6_OUT               53 #define MX6UL_PAD_JTAG_TDI__PWM6_OUT                    0x0050 0x02dc 0x0000 4 0
 54 #define MX6UL_PAD_JTAG_TDI__GPIO1_IO13             54 #define MX6UL_PAD_JTAG_TDI__GPIO1_IO13                  0x0050 0x02dc 0x0000 5 0
 55 #define MX6UL_PAD_JTAG_TDI__MQS_LEFT               55 #define MX6UL_PAD_JTAG_TDI__MQS_LEFT                    0x0050 0x02dc 0x0000 6 0
 56 #define MX6UL_PAD_JTAG_TDI__SIM1_POWER_FAIL        56 #define MX6UL_PAD_JTAG_TDI__SIM1_POWER_FAIL             0x0050 0x02dc 0x0000 8 0
 57 #define MX6UL_PAD_JTAG_TCK__SJC_TCK                57 #define MX6UL_PAD_JTAG_TCK__SJC_TCK                     0x0054 0x02e0 0x0000 0 0
 58 #define MX6UL_PAD_JTAG_TCK__GPT2_COMPARE2          58 #define MX6UL_PAD_JTAG_TCK__GPT2_COMPARE2               0x0054 0x02e0 0x0000 1 0
 59 #define MX6UL_PAD_JTAG_TCK__SAI2_RX_DATA           59 #define MX6UL_PAD_JTAG_TCK__SAI2_RX_DATA                0x0054 0x02e0 0x05f4 2 0
 60 #define MX6UL_PAD_JTAG_TCK__PWM7_OUT               60 #define MX6UL_PAD_JTAG_TCK__PWM7_OUT                    0x0054 0x02e0 0x0000 4 0
 61 #define MX6UL_PAD_JTAG_TCK__GPIO1_IO14             61 #define MX6UL_PAD_JTAG_TCK__GPIO1_IO14                  0x0054 0x02e0 0x0000 5 0
 62 #define MX6UL_PAD_JTAG_TCK__OSC32K_32K_OUT         62 #define MX6UL_PAD_JTAG_TCK__OSC32K_32K_OUT                      0x0054 0x02e0 0x0000 6 0
 63 #define MX6UL_PAD_JTAG_TCK__SIM2_POWER_FAIL        63 #define MX6UL_PAD_JTAG_TCK__SIM2_POWER_FAIL             0x0054 0x02e0 0x0000 8 0
 64 #define MX6UL_PAD_JTAG_TRST_B__SJC_TRSTB           64 #define MX6UL_PAD_JTAG_TRST_B__SJC_TRSTB                0x0058 0x02e4 0x0000 0 0
 65 #define MX6UL_PAD_JTAG_TRST_B__GPT2_COMPARE3       65 #define MX6UL_PAD_JTAG_TRST_B__GPT2_COMPARE3            0x0058 0x02e4 0x0000 1 0
 66 #define MX6UL_PAD_JTAG_TRST_B__SAI2_TX_DATA        66 #define MX6UL_PAD_JTAG_TRST_B__SAI2_TX_DATA             0x0058 0x02e4 0x0000 2 0
 67 #define MX6UL_PAD_JTAG_TRST_B__PWM8_OUT            67 #define MX6UL_PAD_JTAG_TRST_B__PWM8_OUT                 0x0058 0x02e4 0x0000 4 0
 68 #define MX6UL_PAD_JTAG_TRST_B__GPIO1_IO15          68 #define MX6UL_PAD_JTAG_TRST_B__GPIO1_IO15               0x0058 0x02e4 0x0000 5 0
 69 #define MX6UL_PAD_JTAG_TRST_B__REF_CLK_24M         69 #define MX6UL_PAD_JTAG_TRST_B__REF_CLK_24M              0x0058 0x02e4 0x0000 6 0
 70 #define MX6UL_PAD_JTAG_TRST_B__CAAM_RNG_OSC_OB     70 #define MX6UL_PAD_JTAG_TRST_B__CAAM_RNG_OSC_OBS         0x0058 0x02e4 0x0000 8 0
 71 #define MX6UL_PAD_GPIO1_IO00__I2C2_SCL             71 #define MX6UL_PAD_GPIO1_IO00__I2C2_SCL                  0x005c 0x02e8 0x05ac 0 1
 72 #define MX6UL_PAD_GPIO1_IO00__GPT1_CAPTURE1        72 #define MX6UL_PAD_GPIO1_IO00__GPT1_CAPTURE1             0x005c 0x02e8 0x058c 1 0
 73 #define MX6UL_PAD_GPIO1_IO00__ANATOP_OTG1_ID       73 #define MX6UL_PAD_GPIO1_IO00__ANATOP_OTG1_ID            0x005c 0x02e8 0x04b8 2 0
 74 #define MX6UL_PAD_GPIO1_IO00__ENET1_REF_CLK1       74 #define MX6UL_PAD_GPIO1_IO00__ENET1_REF_CLK1            0x005c 0x02e8 0x0574 3 0
 75 #define MX6UL_PAD_GPIO1_IO00__MQS_RIGHT            75 #define MX6UL_PAD_GPIO1_IO00__MQS_RIGHT                 0x005c 0x02e8 0x0000 4 0
 76 #define MX6UL_PAD_GPIO1_IO00__GPIO1_IO00           76 #define MX6UL_PAD_GPIO1_IO00__GPIO1_IO00                0x005c 0x02e8 0x0000 5 0
 77 #define MX6UL_PAD_GPIO1_IO00__ENET1_1588_EVENT     77 #define MX6UL_PAD_GPIO1_IO00__ENET1_1588_EVENT0_IN      0x005c 0x02e8 0x0000 6 0
 78 #define MX6UL_PAD_GPIO1_IO00__SRC_SYSTEM_RESET     78 #define MX6UL_PAD_GPIO1_IO00__SRC_SYSTEM_RESET          0x005c 0x02e8 0x0000 7 0
 79 #define MX6UL_PAD_GPIO1_IO00__WDOG3_WDOG_B         79 #define MX6UL_PAD_GPIO1_IO00__WDOG3_WDOG_B              0x005c 0x02e8 0x0000 8 0
 80 #define MX6UL_PAD_GPIO1_IO01__I2C2_SDA             80 #define MX6UL_PAD_GPIO1_IO01__I2C2_SDA                  0x0060 0x02ec 0x05b0 0 1
 81 #define MX6UL_PAD_GPIO1_IO01__GPT1_COMPARE1        81 #define MX6UL_PAD_GPIO1_IO01__GPT1_COMPARE1             0x0060 0x02ec 0x0000 1 0
 82 #define MX6UL_PAD_GPIO1_IO01__USB_OTG1_OC          82 #define MX6UL_PAD_GPIO1_IO01__USB_OTG1_OC               0x0060 0x02ec 0x0664 2 0
 83 #define MX6UL_PAD_GPIO1_IO01__ENET2_REF_CLK2       83 #define MX6UL_PAD_GPIO1_IO01__ENET2_REF_CLK2            0x0060 0x02ec 0x057c 3 0
 84 #define MX6UL_PAD_GPIO1_IO01__MQS_LEFT             84 #define MX6UL_PAD_GPIO1_IO01__MQS_LEFT                  0x0060 0x02ec 0x0000 4 0
 85 #define MX6UL_PAD_GPIO1_IO01__GPIO1_IO01           85 #define MX6UL_PAD_GPIO1_IO01__GPIO1_IO01                0x0060 0x02ec 0x0000 5 0
 86 #define MX6UL_PAD_GPIO1_IO01__ENET1_1588_EVENT     86 #define MX6UL_PAD_GPIO1_IO01__ENET1_1588_EVENT0_OUT     0x0060 0x02ec 0x0000 6 0
 87 #define MX6UL_PAD_GPIO1_IO01__SRC_EARLY_RESET      87 #define MX6UL_PAD_GPIO1_IO01__SRC_EARLY_RESET           0x0060 0x02ec 0x0000 7 0
 88 #define MX6UL_PAD_GPIO1_IO01__WDOG1_WDOG_B         88 #define MX6UL_PAD_GPIO1_IO01__WDOG1_WDOG_B              0x0060 0x02ec 0x0000 8 0
 89 #define MX6UL_PAD_GPIO1_IO02__I2C1_SCL             89 #define MX6UL_PAD_GPIO1_IO02__I2C1_SCL                  0x0064 0x02f0 0x05a4 0 0
 90 #define MX6UL_PAD_GPIO1_IO02__GPT1_COMPARE2        90 #define MX6UL_PAD_GPIO1_IO02__GPT1_COMPARE2             0x0064 0x02f0 0x0000 1 0
 91 #define MX6UL_PAD_GPIO1_IO02__USB_OTG2_PWR         91 #define MX6UL_PAD_GPIO1_IO02__USB_OTG2_PWR              0x0064 0x02f0 0x0000 2 0
 92 #define MX6UL_PAD_GPIO1_IO02__ENET1_REF_CLK_25     92 #define MX6UL_PAD_GPIO1_IO02__ENET1_REF_CLK_25M         0x0064 0x02f0 0x0000 3 0
 93 #define MX6UL_PAD_GPIO1_IO02__USDHC1_WP            93 #define MX6UL_PAD_GPIO1_IO02__USDHC1_WP                 0x0064 0x02f0 0x066c 4 0
 94 #define MX6UL_PAD_GPIO1_IO02__GPIO1_IO02           94 #define MX6UL_PAD_GPIO1_IO02__GPIO1_IO02                0x0064 0x02f0 0x0000 5 0
 95 #define MX6UL_PAD_GPIO1_IO02__SDMA_EXT_EVENT00     95 #define MX6UL_PAD_GPIO1_IO02__SDMA_EXT_EVENT00          0x0064 0x02f0 0x0610 6 1
 96 #define MX6UL_PAD_GPIO1_IO02__SRC_ANY_PU_RESET     96 #define MX6UL_PAD_GPIO1_IO02__SRC_ANY_PU_RESET          0x0064 0x02f0 0x0000 7 0
 97 #define MX6UL_PAD_GPIO1_IO02__UART1_DCE_TX         97 #define MX6UL_PAD_GPIO1_IO02__UART1_DCE_TX              0x0064 0x02f0 0x0000 8 0
 98 #define MX6UL_PAD_GPIO1_IO02__UART1_DTE_RX         98 #define MX6UL_PAD_GPIO1_IO02__UART1_DTE_RX              0x0064 0x02f0 0x0624 8 0
 99 #define MX6UL_PAD_GPIO1_IO03__I2C1_SDA             99 #define MX6UL_PAD_GPIO1_IO03__I2C1_SDA                  0x0068 0x02f4 0x05a8 0 1
100 #define MX6UL_PAD_GPIO1_IO03__GPT1_COMPARE3       100 #define MX6UL_PAD_GPIO1_IO03__GPT1_COMPARE3             0x0068 0x02f4 0x0000 1 0
101 #define MX6UL_PAD_GPIO1_IO03__USB_OTG2_OC         101 #define MX6UL_PAD_GPIO1_IO03__USB_OTG2_OC               0x0068 0x02f4 0x0660 2 0
102 #define MX6UL_PAD_GPIO1_IO03__OSC32K_32K_OUT      102 #define MX6UL_PAD_GPIO1_IO03__OSC32K_32K_OUT            0x0068 0x02f4 0x0000 3 0
103 #define MX6UL_PAD_GPIO1_IO03__USDHC1_CD_B         103 #define MX6UL_PAD_GPIO1_IO03__USDHC1_CD_B               0x0068 0x02f4 0x0668 4 0
104 #define MX6UL_PAD_GPIO1_IO03__GPIO1_IO03          104 #define MX6UL_PAD_GPIO1_IO03__GPIO1_IO03                0x0068 0x02f4 0x0000 5 0
105 #define MX6UL_PAD_GPIO1_IO03__CCM_DI0_EXT_CLK     105 #define MX6UL_PAD_GPIO1_IO03__CCM_DI0_EXT_CLK           0x0068 0x02f4 0x0000 6 0
106 #define MX6UL_PAD_GPIO1_IO03__SRC_TESTER_ACK      106 #define MX6UL_PAD_GPIO1_IO03__SRC_TESTER_ACK            0x0068 0x02f4 0x0000 7 0
107 #define MX6UL_PAD_GPIO1_IO03__UART1_DCE_RX        107 #define MX6UL_PAD_GPIO1_IO03__UART1_DCE_RX              0x0068 0x02f4 0x0624 8 1
108 #define MX6UL_PAD_GPIO1_IO03__UART1_DTE_TX        108 #define MX6UL_PAD_GPIO1_IO03__UART1_DTE_TX              0x0068 0x02f4 0x0000 8 0
109 #define MX6UL_PAD_GPIO1_IO04__ENET1_REF_CLK1      109 #define MX6UL_PAD_GPIO1_IO04__ENET1_REF_CLK1            0x006c 0x02f8 0x0574 0 1
110 #define MX6UL_PAD_GPIO1_IO04__PWM3_OUT            110 #define MX6UL_PAD_GPIO1_IO04__PWM3_OUT                  0x006c 0x02f8 0x0000 1 0
111 #define MX6UL_PAD_GPIO1_IO04__USB_OTG1_PWR        111 #define MX6UL_PAD_GPIO1_IO04__USB_OTG1_PWR              0x006c 0x02f8 0x0000 2 0
112 #define MX6UL_PAD_GPIO1_IO04__REF_CLK_24M         112 #define MX6UL_PAD_GPIO1_IO04__REF_CLK_24M               0x006c 0x02f8 0x0000 3 0
113 #define MX6UL_PAD_GPIO1_IO04__USDHC1_RESET_B      113 #define MX6UL_PAD_GPIO1_IO04__USDHC1_RESET_B            0x006c 0x02f8 0x0000 4 0
114 #define MX6UL_PAD_GPIO1_IO04__GPIO1_IO04          114 #define MX6UL_PAD_GPIO1_IO04__GPIO1_IO04                0x006c 0x02f8 0x0000 5 0
115 #define MX6UL_PAD_GPIO1_IO04__ENET2_1588_EVENT    115 #define MX6UL_PAD_GPIO1_IO04__ENET2_1588_EVENT0_IN      0x006c 0x02f8 0x0000 6 0
116 #define MX6UL_PAD_GPIO1_IO04__UART5_DCE_TX        116 #define MX6UL_PAD_GPIO1_IO04__UART5_DCE_TX              0x006c 0x02f8 0x0000 8 0
117 #define MX6UL_PAD_GPIO1_IO04__UART5_DTE_RX        117 #define MX6UL_PAD_GPIO1_IO04__UART5_DTE_RX              0x006c 0x02f8 0x0644 8 2
118 #define MX6UL_PAD_GPIO1_IO05__ENET2_REF_CLK2      118 #define MX6UL_PAD_GPIO1_IO05__ENET2_REF_CLK2            0x0070 0x02fc 0x057c 0 1
119 #define MX6UL_PAD_GPIO1_IO05__PWM4_OUT            119 #define MX6UL_PAD_GPIO1_IO05__PWM4_OUT                  0x0070 0x02fc 0x0000 1 0
120 #define MX6UL_PAD_GPIO1_IO05__ANATOP_OTG2_ID      120 #define MX6UL_PAD_GPIO1_IO05__ANATOP_OTG2_ID            0x0070 0x02fc 0x04bc 2 0
121 #define MX6UL_PAD_GPIO1_IO05__CSI_FIELD           121 #define MX6UL_PAD_GPIO1_IO05__CSI_FIELD                 0x0070 0x02fc 0x0530 3 0
122 #define MX6UL_PAD_GPIO1_IO05__USDHC1_VSELECT      122 #define MX6UL_PAD_GPIO1_IO05__USDHC1_VSELECT            0x0070 0x02fc 0x0000 4 0
123 #define MX6UL_PAD_GPIO1_IO05__GPIO1_IO05          123 #define MX6UL_PAD_GPIO1_IO05__GPIO1_IO05                0x0070 0x02fc 0x0000 5 0
124 #define MX6UL_PAD_GPIO1_IO05__ENET2_1588_EVENT    124 #define MX6UL_PAD_GPIO1_IO05__ENET2_1588_EVENT0_OUT     0x0070 0x02fc 0x0000 6 0
125 #define MX6UL_PAD_GPIO1_IO05__UART5_DCE_RX        125 #define MX6UL_PAD_GPIO1_IO05__UART5_DCE_RX              0x0070 0x02fc 0x0644 8 3
126 #define MX6UL_PAD_GPIO1_IO05__UART5_DTE_TX        126 #define MX6UL_PAD_GPIO1_IO05__UART5_DTE_TX              0x0070 0x02fc 0x0000 8 0
127 #define MX6UL_PAD_GPIO1_IO06__ENET1_MDIO          127 #define MX6UL_PAD_GPIO1_IO06__ENET1_MDIO                0x0074 0x0300 0x0578 0 0
128 #define MX6UL_PAD_GPIO1_IO06__ENET2_MDIO          128 #define MX6UL_PAD_GPIO1_IO06__ENET2_MDIO                0x0074 0x0300 0x0580 1 0
129 #define MX6UL_PAD_GPIO1_IO06__USB_OTG_PWR_WAKE    129 #define MX6UL_PAD_GPIO1_IO06__USB_OTG_PWR_WAKE          0x0074 0x0300 0x0000 2 0
130 #define MX6UL_PAD_GPIO1_IO06__CSI_MCLK            130 #define MX6UL_PAD_GPIO1_IO06__CSI_MCLK                  0x0074 0x0300 0x0000 3 0
131 #define MX6UL_PAD_GPIO1_IO06__USDHC2_WP           131 #define MX6UL_PAD_GPIO1_IO06__USDHC2_WP                 0x0074 0x0300 0x069c 4 0
132 #define MX6UL_PAD_GPIO1_IO06__GPIO1_IO06          132 #define MX6UL_PAD_GPIO1_IO06__GPIO1_IO06                0x0074 0x0300 0x0000 5 0
133 #define MX6UL_PAD_GPIO1_IO06__CCM_WAIT            133 #define MX6UL_PAD_GPIO1_IO06__CCM_WAIT                  0x0074 0x0300 0x0000 6 0
134 #define MX6UL_PAD_GPIO1_IO06__CCM_REF_EN_B        134 #define MX6UL_PAD_GPIO1_IO06__CCM_REF_EN_B              0x0074 0x0300 0x0000 7 0
135 #define MX6UL_PAD_GPIO1_IO06__UART1_DCE_CTS       135 #define MX6UL_PAD_GPIO1_IO06__UART1_DCE_CTS             0x0074 0x0300 0x0000 8 0
136 #define MX6UL_PAD_GPIO1_IO06__UART1_DTE_RTS       136 #define MX6UL_PAD_GPIO1_IO06__UART1_DTE_RTS             0x0074 0x0300 0x0620 8 0
137 #define MX6UL_PAD_GPIO1_IO07__ENET1_MDC           137 #define MX6UL_PAD_GPIO1_IO07__ENET1_MDC                 0x0078 0x0304 0x0000 0 0
138 #define MX6UL_PAD_GPIO1_IO07__ENET2_MDC           138 #define MX6UL_PAD_GPIO1_IO07__ENET2_MDC                 0x0078 0x0304 0x0000 1 0
139 #define MX6UL_PAD_GPIO1_IO07__USB_OTG_HOST_MOD    139 #define MX6UL_PAD_GPIO1_IO07__USB_OTG_HOST_MODE         0x0078 0x0304 0x0000 2 0
140 #define MX6UL_PAD_GPIO1_IO07__CSI_PIXCLK          140 #define MX6UL_PAD_GPIO1_IO07__CSI_PIXCLK                0x0078 0x0304 0x0528 3 0
141 #define MX6UL_PAD_GPIO1_IO07__USDHC2_CD_B         141 #define MX6UL_PAD_GPIO1_IO07__USDHC2_CD_B               0x0078 0x0304 0x0674 4 1
142 #define MX6UL_PAD_GPIO1_IO07__GPIO1_IO07          142 #define MX6UL_PAD_GPIO1_IO07__GPIO1_IO07                0x0078 0x0304 0x0000 5 0
143 #define MX6UL_PAD_GPIO1_IO07__CCM_STOP            143 #define MX6UL_PAD_GPIO1_IO07__CCM_STOP                  0x0078 0x0304 0x0000 6 0
144 #define MX6UL_PAD_GPIO1_IO07__UART1_DCE_RTS       144 #define MX6UL_PAD_GPIO1_IO07__UART1_DCE_RTS             0x0078 0x0304 0x0620 8 1
145 #define MX6UL_PAD_GPIO1_IO07__UART1_DTE_CTS       145 #define MX6UL_PAD_GPIO1_IO07__UART1_DTE_CTS             0x0078 0x0304 0x0000 8 0
146 #define MX6UL_PAD_GPIO1_IO08__PWM1_OUT            146 #define MX6UL_PAD_GPIO1_IO08__PWM1_OUT                  0x007c 0x0308 0x0000 0 0
147 #define MX6UL_PAD_GPIO1_IO08__WDOG1_WDOG_B        147 #define MX6UL_PAD_GPIO1_IO08__WDOG1_WDOG_B              0x007c 0x0308 0x0000 1 0
148 #define MX6UL_PAD_GPIO1_IO08__SPDIF_OUT           148 #define MX6UL_PAD_GPIO1_IO08__SPDIF_OUT                 0x007c 0x0308 0x0000 2 0
149 #define MX6UL_PAD_GPIO1_IO08__CSI_VSYNC           149 #define MX6UL_PAD_GPIO1_IO08__CSI_VSYNC                 0x007c 0x0308 0x052c 3 1
150 #define MX6UL_PAD_GPIO1_IO08__USDHC2_VSELECT      150 #define MX6UL_PAD_GPIO1_IO08__USDHC2_VSELECT            0x007c 0x0308 0x0000 4 0
151 #define MX6UL_PAD_GPIO1_IO08__GPIO1_IO08          151 #define MX6UL_PAD_GPIO1_IO08__GPIO1_IO08                0x007c 0x0308 0x0000 5 0
152 #define MX6UL_PAD_GPIO1_IO08__CCM_PMIC_RDY        152 #define MX6UL_PAD_GPIO1_IO08__CCM_PMIC_RDY              0x007c 0x0308 0x04c0 6 1
153 #define MX6UL_PAD_GPIO1_IO08__UART5_DCE_RTS       153 #define MX6UL_PAD_GPIO1_IO08__UART5_DCE_RTS             0x007c 0x0308 0x0640 8 1
154 #define MX6UL_PAD_GPIO1_IO08__UART5_DTE_CTS       154 #define MX6UL_PAD_GPIO1_IO08__UART5_DTE_CTS             0x007c 0x0308 0x0000 8 0
155 #define MX6UL_PAD_GPIO1_IO09__PWM2_OUT            155 #define MX6UL_PAD_GPIO1_IO09__PWM2_OUT                  0x0080 0x030c 0x0000 0 0
156 #define MX6UL_PAD_GPIO1_IO09__WDOG1_WDOG_ANY      156 #define MX6UL_PAD_GPIO1_IO09__WDOG1_WDOG_ANY            0x0080 0x030c 0x0000 1 0
157 #define MX6UL_PAD_GPIO1_IO09__SPDIF_IN            157 #define MX6UL_PAD_GPIO1_IO09__SPDIF_IN                  0x0080 0x030c 0x0618 2 0
158 #define MX6UL_PAD_GPIO1_IO09__CSI_HSYNC           158 #define MX6UL_PAD_GPIO1_IO09__CSI_HSYNC                 0x0080 0x030c 0x0524 3 1
159 #define MX6UL_PAD_GPIO1_IO09__USDHC2_RESET_B      159 #define MX6UL_PAD_GPIO1_IO09__USDHC2_RESET_B            0x0080 0x030c 0x0000 4 0
160 #define MX6UL_PAD_GPIO1_IO09__GPIO1_IO09          160 #define MX6UL_PAD_GPIO1_IO09__GPIO1_IO09                0x0080 0x030c 0x0000 5 0
161 #define MX6UL_PAD_GPIO1_IO09__USDHC1_RESET_B      161 #define MX6UL_PAD_GPIO1_IO09__USDHC1_RESET_B            0x0080 0x030c 0x0000 6 0
162 #define MX6UL_PAD_GPIO1_IO09__UART5_DCE_CTS       162 #define MX6UL_PAD_GPIO1_IO09__UART5_DCE_CTS             0x0080 0x030c 0x0000 8 0
163 #define MX6UL_PAD_GPIO1_IO09__UART5_DTE_RTS       163 #define MX6UL_PAD_GPIO1_IO09__UART5_DTE_RTS             0x0080 0x030c 0x0640 8 2
164 #define MX6UL_PAD_UART1_TX_DATA__UART1_DCE_TX     164 #define MX6UL_PAD_UART1_TX_DATA__UART1_DCE_TX           0x0084 0x0310 0x0000 0 0
165 #define MX6UL_PAD_UART1_TX_DATA__UART1_DTE_RX     165 #define MX6UL_PAD_UART1_TX_DATA__UART1_DTE_RX           0x0084 0x0310 0x0624 0 2
166 #define MX6UL_PAD_UART1_TX_DATA__ENET1_RDATA02    166 #define MX6UL_PAD_UART1_TX_DATA__ENET1_RDATA02          0x0084 0x0310 0x0000 1 0
167 #define MX6UL_PAD_UART1_TX_DATA__I2C3_SCL         167 #define MX6UL_PAD_UART1_TX_DATA__I2C3_SCL               0x0084 0x0310 0x05b4 2 0
168 #define MX6UL_PAD_UART1_TX_DATA__CSI_DATA02       168 #define MX6UL_PAD_UART1_TX_DATA__CSI_DATA02             0x0084 0x0310 0x04c4 3 1
169 #define MX6UL_PAD_UART1_TX_DATA__GPT1_COMPARE1    169 #define MX6UL_PAD_UART1_TX_DATA__GPT1_COMPARE1          0x0084 0x0310 0x0000 4 0
170 #define MX6UL_PAD_UART1_TX_DATA__GPIO1_IO16       170 #define MX6UL_PAD_UART1_TX_DATA__GPIO1_IO16             0x0084 0x0310 0x0000 5 0
171 #define MX6UL_PAD_UART1_TX_DATA__SPDIF_OUT        171 #define MX6UL_PAD_UART1_TX_DATA__SPDIF_OUT              0x0084 0x0310 0x0000 8 0
172 #define MX6UL_PAD_UART1_RX_DATA__UART1_DCE_RX     172 #define MX6UL_PAD_UART1_RX_DATA__UART1_DCE_RX           0x0088 0x0314 0x0624 0 3
173 #define MX6UL_PAD_UART1_RX_DATA__UART1_DTE_TX     173 #define MX6UL_PAD_UART1_RX_DATA__UART1_DTE_TX           0x0088 0x0314 0x0000 0 0
174 #define MX6UL_PAD_UART1_RX_DATA__ENET1_RDATA03    174 #define MX6UL_PAD_UART1_RX_DATA__ENET1_RDATA03          0x0088 0x0314 0x0000 1 0
175 #define MX6UL_PAD_UART1_RX_DATA__I2C3_SDA         175 #define MX6UL_PAD_UART1_RX_DATA__I2C3_SDA               0x0088 0x0314 0x05b8 2 0
176 #define MX6UL_PAD_UART1_RX_DATA__CSI_DATA03       176 #define MX6UL_PAD_UART1_RX_DATA__CSI_DATA03             0x0088 0x0314 0x04c8 3 1
177 #define MX6UL_PAD_UART1_RX_DATA__GPT1_CLK         177 #define MX6UL_PAD_UART1_RX_DATA__GPT1_CLK               0x0088 0x0314 0x0594 4 0
178 #define MX6UL_PAD_UART1_RX_DATA__GPIO1_IO17       178 #define MX6UL_PAD_UART1_RX_DATA__GPIO1_IO17             0x0088 0x0314 0x0000 5 0
179 #define MX6UL_PAD_UART1_RX_DATA__SPDIF_IN         179 #define MX6UL_PAD_UART1_RX_DATA__SPDIF_IN               0x0088 0x0314 0x0618 8 1
180 #define MX6UL_PAD_UART1_CTS_B__UART1_DCE_CTS      180 #define MX6UL_PAD_UART1_CTS_B__UART1_DCE_CTS            0x008c 0x0318 0x0000 0 0
181 #define MX6UL_PAD_UART1_CTS_B__UART1_DTE_RTS      181 #define MX6UL_PAD_UART1_CTS_B__UART1_DTE_RTS            0x008c 0x0318 0x0620 0 2
182 #define MX6UL_PAD_UART1_CTS_B__ENET1_RX_CLK       182 #define MX6UL_PAD_UART1_CTS_B__ENET1_RX_CLK             0x008c 0x0318 0x0000 1 0
183 #define MX6UL_PAD_UART1_CTS_B__USDHC1_WP          183 #define MX6UL_PAD_UART1_CTS_B__USDHC1_WP                0x008c 0x0318 0x066c 2 1
184 #define MX6UL_PAD_UART1_CTS_B__CSI_DATA04         184 #define MX6UL_PAD_UART1_CTS_B__CSI_DATA04               0x008c 0x0318 0x04d8 3 0
185 #define MX6UL_PAD_UART1_CTS_B__ENET2_1588_EVEN    185 #define MX6UL_PAD_UART1_CTS_B__ENET2_1588_EVENT1_IN     0x008c 0x0318 0x0000 4 0
186 #define MX6UL_PAD_UART1_CTS_B__GPIO1_IO18         186 #define MX6UL_PAD_UART1_CTS_B__GPIO1_IO18               0x008c 0x0318 0x0000 5 0
187 #define MX6UL_PAD_UART1_CTS_B__USDHC2_WP          187 #define MX6UL_PAD_UART1_CTS_B__USDHC2_WP                0x008c 0x0318 0x069c 8 1
188 #define MX6UL_PAD_UART1_RTS_B__UART1_DCE_RTS      188 #define MX6UL_PAD_UART1_RTS_B__UART1_DCE_RTS            0x0090 0x031c 0x0620 0 3
189 #define MX6UL_PAD_UART1_RTS_B__UART1_DTE_CTS      189 #define MX6UL_PAD_UART1_RTS_B__UART1_DTE_CTS            0x0090 0x031c 0x0000 0 0
190 #define MX6UL_PAD_UART1_RTS_B__ENET1_TX_ER        190 #define MX6UL_PAD_UART1_RTS_B__ENET1_TX_ER              0x0090 0x031c 0x0000 1 0
191 #define MX6UL_PAD_UART1_RTS_B__USDHC1_CD_B        191 #define MX6UL_PAD_UART1_RTS_B__USDHC1_CD_B              0x0090 0x031c 0x0668 2 1
192 #define MX6UL_PAD_UART1_RTS_B__CSI_DATA05         192 #define MX6UL_PAD_UART1_RTS_B__CSI_DATA05               0x0090 0x031c 0x04cc 3 1
193 #define MX6UL_PAD_UART1_RTS_B__ENET2_1588_EVEN    193 #define MX6UL_PAD_UART1_RTS_B__ENET2_1588_EVENT1_OUT    0x0090 0x031c 0x0000 4 0
194 #define MX6UL_PAD_UART1_RTS_B__GPIO1_IO19         194 #define MX6UL_PAD_UART1_RTS_B__GPIO1_IO19               0x0090 0x031c 0x0000 5 0
195 #define MX6UL_PAD_UART1_RTS_B__USDHC2_CD_B        195 #define MX6UL_PAD_UART1_RTS_B__USDHC2_CD_B              0x0090 0x031c 0x0674 8 2
196 #define MX6UL_PAD_UART2_TX_DATA__UART2_DCE_TX     196 #define MX6UL_PAD_UART2_TX_DATA__UART2_DCE_TX           0x0094 0x0320 0x0000 0 0
197 #define MX6UL_PAD_UART2_TX_DATA__UART2_DTE_RX     197 #define MX6UL_PAD_UART2_TX_DATA__UART2_DTE_RX           0x0094 0x0320 0x062c 0 0
198 #define MX6UL_PAD_UART2_TX_DATA__ENET1_TDATA02    198 #define MX6UL_PAD_UART2_TX_DATA__ENET1_TDATA02          0x0094 0x0320 0x0000 1 0
199 #define MX6UL_PAD_UART2_TX_DATA__I2C4_SCL         199 #define MX6UL_PAD_UART2_TX_DATA__I2C4_SCL               0x0094 0x0320 0x05bc 2 0
200 #define MX6UL_PAD_UART2_TX_DATA__CSI_DATA06       200 #define MX6UL_PAD_UART2_TX_DATA__CSI_DATA06             0x0094 0x0320 0x04dc 3 0
201 #define MX6UL_PAD_UART2_TX_DATA__GPT1_CAPTURE1    201 #define MX6UL_PAD_UART2_TX_DATA__GPT1_CAPTURE1          0x0094 0x0320 0x058c 4 1
202 #define MX6UL_PAD_UART2_TX_DATA__GPIO1_IO20       202 #define MX6UL_PAD_UART2_TX_DATA__GPIO1_IO20             0x0094 0x0320 0x0000 5 0
203 #define MX6UL_PAD_UART2_TX_DATA__ECSPI3_SS0       203 #define MX6UL_PAD_UART2_TX_DATA__ECSPI3_SS0             0x0094 0x0320 0x0560 8 0
204 #define MX6UL_PAD_UART2_RX_DATA__UART2_DCE_RX     204 #define MX6UL_PAD_UART2_RX_DATA__UART2_DCE_RX           0x0098 0x0324 0x062c 0 1
205 #define MX6UL_PAD_UART2_RX_DATA__UART2_DTE_TX     205 #define MX6UL_PAD_UART2_RX_DATA__UART2_DTE_TX           0x0098 0x0324 0x0000 0 0
206 #define MX6UL_PAD_UART2_RX_DATA__ENET1_TDATA03    206 #define MX6UL_PAD_UART2_RX_DATA__ENET1_TDATA03          0x0098 0x0324 0x0000 1 0
207 #define MX6UL_PAD_UART2_RX_DATA__I2C4_SDA         207 #define MX6UL_PAD_UART2_RX_DATA__I2C4_SDA               0x0098 0x0324 0x05c0 2 0
208 #define MX6UL_PAD_UART2_RX_DATA__CSI_DATA07       208 #define MX6UL_PAD_UART2_RX_DATA__CSI_DATA07             0x0098 0x0324 0x04e0 3 0
209 #define MX6UL_PAD_UART2_RX_DATA__GPT1_CAPTURE2    209 #define MX6UL_PAD_UART2_RX_DATA__GPT1_CAPTURE2          0x0098 0x0324 0x0590 4 0
210 #define MX6UL_PAD_UART2_RX_DATA__GPIO1_IO21       210 #define MX6UL_PAD_UART2_RX_DATA__GPIO1_IO21             0x0098 0x0324 0x0000 5 0
211 #define MX6UL_PAD_UART2_RX_DATA__SJC_DONE         211 #define MX6UL_PAD_UART2_RX_DATA__SJC_DONE               0x0098 0x0324 0x0000 7 0
212 #define MX6UL_PAD_UART2_RX_DATA__ECSPI3_SCLK      212 #define MX6UL_PAD_UART2_RX_DATA__ECSPI3_SCLK            0x0098 0x0324 0x0554 8 0
213 #define MX6UL_PAD_UART2_CTS_B__UART2_DCE_CTS      213 #define MX6UL_PAD_UART2_CTS_B__UART2_DCE_CTS            0x009c 0x0328 0x0000 0 0
214 #define MX6UL_PAD_UART2_CTS_B__UART2_DTE_RTS      214 #define MX6UL_PAD_UART2_CTS_B__UART2_DTE_RTS            0x009c 0x0328 0x0628 0 0
215 #define MX6UL_PAD_UART2_CTS_B__ENET1_CRS          215 #define MX6UL_PAD_UART2_CTS_B__ENET1_CRS                0x009c 0x0328 0x0000 1 0
216 #define MX6UL_PAD_UART2_CTS_B__FLEXCAN2_TX        216 #define MX6UL_PAD_UART2_CTS_B__FLEXCAN2_TX              0x009c 0x0328 0x0000 2 0
217 #define MX6UL_PAD_UART2_CTS_B__CSI_DATA08         217 #define MX6UL_PAD_UART2_CTS_B__CSI_DATA08               0x009c 0x0328 0x04e4 3 0
218 #define MX6UL_PAD_UART2_CTS_B__GPT1_COMPARE2      218 #define MX6UL_PAD_UART2_CTS_B__GPT1_COMPARE2            0x009c 0x0328 0x0000 4 0
219 #define MX6UL_PAD_UART2_CTS_B__GPIO1_IO22         219 #define MX6UL_PAD_UART2_CTS_B__GPIO1_IO22               0x009c 0x0328 0x0000 5 0
220 #define MX6UL_PAD_UART2_CTS_B__SJC_DE_B           220 #define MX6UL_PAD_UART2_CTS_B__SJC_DE_B                 0x009c 0x0328 0x0000 7 0
221 #define MX6UL_PAD_UART2_CTS_B__ECSPI3_MOSI        221 #define MX6UL_PAD_UART2_CTS_B__ECSPI3_MOSI              0x009c 0x0328 0x055c 8 0
222 #define MX6UL_PAD_UART2_RTS_B__UART2_DCE_RTS      222 #define MX6UL_PAD_UART2_RTS_B__UART2_DCE_RTS            0x00a0 0x032c 0x0628 0 1
223 #define MX6UL_PAD_UART2_RTS_B__UART2_DTE_CTS      223 #define MX6UL_PAD_UART2_RTS_B__UART2_DTE_CTS            0x00a0 0x032c 0x0000 0 0
224 #define MX6UL_PAD_UART2_RTS_B__ENET1_COL          224 #define MX6UL_PAD_UART2_RTS_B__ENET1_COL                0x00a0 0x032c 0x0000 1 0
225 #define MX6UL_PAD_UART2_RTS_B__FLEXCAN2_RX        225 #define MX6UL_PAD_UART2_RTS_B__FLEXCAN2_RX              0x00a0 0x032c 0x0588 2 0
226 #define MX6UL_PAD_UART2_RTS_B__CSI_DATA09         226 #define MX6UL_PAD_UART2_RTS_B__CSI_DATA09               0x00a0 0x032c 0x04e8 3 0
227 #define MX6UL_PAD_UART2_RTS_B__GPT1_COMPARE3      227 #define MX6UL_PAD_UART2_RTS_B__GPT1_COMPARE3            0x00a0 0x032c 0x0000 4 0
228 #define MX6UL_PAD_UART2_RTS_B__GPIO1_IO23         228 #define MX6UL_PAD_UART2_RTS_B__GPIO1_IO23               0x00a0 0x032c 0x0000 5 0
229 #define MX6UL_PAD_UART2_RTS_B__SJC_FAIL           229 #define MX6UL_PAD_UART2_RTS_B__SJC_FAIL                 0x00a0 0x032c 0x0000 7 0
230 #define MX6UL_PAD_UART2_RTS_B__ECSPI3_MISO        230 #define MX6UL_PAD_UART2_RTS_B__ECSPI3_MISO              0x00a0 0x032c 0x0558 8 0
231 #define MX6UL_PAD_UART3_TX_DATA__UART3_DCE_TX     231 #define MX6UL_PAD_UART3_TX_DATA__UART3_DCE_TX           0x00a4 0x0330 0x0000 0 0
232 #define MX6UL_PAD_UART3_TX_DATA__UART3_DTE_RX     232 #define MX6UL_PAD_UART3_TX_DATA__UART3_DTE_RX           0x00a4 0x0330 0x0634 0 0
233 #define MX6UL_PAD_UART3_TX_DATA__ENET2_RDATA02    233 #define MX6UL_PAD_UART3_TX_DATA__ENET2_RDATA02          0x00a4 0x0330 0x0000 1 0
234 #define MX6UL_PAD_UART3_TX_DATA__SIM1_PORT0_PD    234 #define MX6UL_PAD_UART3_TX_DATA__SIM1_PORT0_PD          0x00a4 0x0330 0x0000 2 0
235 #define MX6UL_PAD_UART3_TX_DATA__CSI_DATA01       235 #define MX6UL_PAD_UART3_TX_DATA__CSI_DATA01             0x00a4 0x0330 0x04d4 3 0
236 #define MX6UL_PAD_UART3_TX_DATA__UART2_DCE_CTS    236 #define MX6UL_PAD_UART3_TX_DATA__UART2_DCE_CTS          0x00a4 0x0330 0x0000 4 0
237 #define MX6UL_PAD_UART3_TX_DATA__UART2_DTE_RTS    237 #define MX6UL_PAD_UART3_TX_DATA__UART2_DTE_RTS          0x00a4 0x0330 0x0628 4 2
238 #define MX6UL_PAD_UART3_TX_DATA__GPIO1_IO24       238 #define MX6UL_PAD_UART3_TX_DATA__GPIO1_IO24             0x00a4 0x0330 0x0000 5 0
239 #define MX6UL_PAD_UART3_TX_DATA__SJC_JTAG_ACT     239 #define MX6UL_PAD_UART3_TX_DATA__SJC_JTAG_ACT           0x00a4 0x0330 0x0000 7 0
240 #define MX6UL_PAD_UART3_TX_DATA__ANATOP_OTG1_I    240 #define MX6UL_PAD_UART3_TX_DATA__ANATOP_OTG1_ID         0x00a4 0x0330 0x04b8 8 1
241 #define MX6UL_PAD_UART3_RX_DATA__UART3_DCE_RX     241 #define MX6UL_PAD_UART3_RX_DATA__UART3_DCE_RX           0x00a8 0x0334 0x0634 0 1
242 #define MX6UL_PAD_UART3_RX_DATA__UART3_DTE_TX     242 #define MX6UL_PAD_UART3_RX_DATA__UART3_DTE_TX           0x00a8 0x0334 0x0000 0 0
243 #define MX6UL_PAD_UART3_RX_DATA__ENET2_RDATA03    243 #define MX6UL_PAD_UART3_RX_DATA__ENET2_RDATA03          0x00a8 0x0334 0x0000 1 0
244 #define MX6UL_PAD_UART3_RX_DATA__SIM2_PORT0_PD    244 #define MX6UL_PAD_UART3_RX_DATA__SIM2_PORT0_PD          0x00a8 0x0334 0x0000 2 0
245 #define MX6UL_PAD_UART3_RX_DATA__CSI_DATA00       245 #define MX6UL_PAD_UART3_RX_DATA__CSI_DATA00             0x00a8 0x0334 0x04d0 3 0
246 #define MX6UL_PAD_UART3_RX_DATA__UART2_DCE_RTS    246 #define MX6UL_PAD_UART3_RX_DATA__UART2_DCE_RTS          0x00a8 0x0334 0x0628 4 3
247 #define MX6UL_PAD_UART3_RX_DATA__UART2_DTE_CTS    247 #define MX6UL_PAD_UART3_RX_DATA__UART2_DTE_CTS          0x00a8 0x0334 0x0000 4 0
248 #define MX6UL_PAD_UART3_RX_DATA__GPIO1_IO25       248 #define MX6UL_PAD_UART3_RX_DATA__GPIO1_IO25             0x00a8 0x0334 0x0000 5 0
249 #define MX6UL_PAD_UART3_RX_DATA__EPIT1_OUT        249 #define MX6UL_PAD_UART3_RX_DATA__EPIT1_OUT              0x00a8 0x0334 0x0000 8 0
250 #define MX6UL_PAD_UART3_CTS_B__UART3_DCE_CTS      250 #define MX6UL_PAD_UART3_CTS_B__UART3_DCE_CTS            0x00ac 0x0338 0x0000 0 0
251 #define MX6UL_PAD_UART3_CTS_B__UART3_DTE_RTS      251 #define MX6UL_PAD_UART3_CTS_B__UART3_DTE_RTS            0x00ac 0x0338 0x0630 0 0
252 #define MX6UL_PAD_UART3_CTS_B__ENET2_RX_CLK       252 #define MX6UL_PAD_UART3_CTS_B__ENET2_RX_CLK             0x00ac 0x0338 0x0000 1 0
253 #define MX6UL_PAD_UART3_CTS_B__FLEXCAN1_TX        253 #define MX6UL_PAD_UART3_CTS_B__FLEXCAN1_TX              0x00ac 0x0338 0x0000 2 0
254 #define MX6UL_PAD_UART3_CTS_B__CSI_DATA10         254 #define MX6UL_PAD_UART3_CTS_B__CSI_DATA10               0x00ac 0x0338 0x04ec 3 0
255 #define MX6UL_PAD_UART3_CTS_B__ENET1_1588_EVEN    255 #define MX6UL_PAD_UART3_CTS_B__ENET1_1588_EVENT1_IN     0x00ac 0x0338 0x0000 4 0
256 #define MX6UL_PAD_UART3_CTS_B__GPIO1_IO26         256 #define MX6UL_PAD_UART3_CTS_B__GPIO1_IO26               0x00ac 0x0338 0x0000 5 0
257 #define MX6UL_PAD_UART3_CTS_B__EPIT2_OUT          257 #define MX6UL_PAD_UART3_CTS_B__EPIT2_OUT                0x00ac 0x0338 0x0000 8 0
258 #define MX6UL_PAD_UART3_RTS_B__UART3_DCE_RTS      258 #define MX6UL_PAD_UART3_RTS_B__UART3_DCE_RTS            0x00b0 0x033c 0x0630 0 1
259 #define MX6UL_PAD_UART3_RTS_B__UART3_DTE_CTS      259 #define MX6UL_PAD_UART3_RTS_B__UART3_DTE_CTS            0x00b0 0x033c 0x0000 0 0
260 #define MX6UL_PAD_UART3_RTS_B__ENET2_TX_ER        260 #define MX6UL_PAD_UART3_RTS_B__ENET2_TX_ER              0x00b0 0x033c 0x0000 1 0
261 #define MX6UL_PAD_UART3_RTS_B__FLEXCAN1_RX        261 #define MX6UL_PAD_UART3_RTS_B__FLEXCAN1_RX              0x00b0 0x033c 0x0584 2 0
262 #define MX6UL_PAD_UART3_RTS_B__CSI_DATA11         262 #define MX6UL_PAD_UART3_RTS_B__CSI_DATA11               0x00b0 0x033c 0x04f0 3 0
263 #define MX6UL_PAD_UART3_RTS_B__ENET1_1588_EVEN    263 #define MX6UL_PAD_UART3_RTS_B__ENET1_1588_EVENT1_OUT    0x00b0 0x033c 0x0000 4 0
264 #define MX6UL_PAD_UART3_RTS_B__GPIO1_IO27         264 #define MX6UL_PAD_UART3_RTS_B__GPIO1_IO27               0x00b0 0x033c 0x0000 5 0
265 #define MX6UL_PAD_UART3_RTS_B__WDOG1_WDOG_B       265 #define MX6UL_PAD_UART3_RTS_B__WDOG1_WDOG_B             0x00b0 0x033c 0x0000 8 0
266 #define MX6UL_PAD_UART4_TX_DATA__UART4_DCE_TX     266 #define MX6UL_PAD_UART4_TX_DATA__UART4_DCE_TX           0x00b4 0x0340 0x0000 0 0
267 #define MX6UL_PAD_UART4_TX_DATA__UART4_DTE_RX     267 #define MX6UL_PAD_UART4_TX_DATA__UART4_DTE_RX           0x00b4 0x0340 0x063c 0 0
268 #define MX6UL_PAD_UART4_TX_DATA__ENET2_TDATA02    268 #define MX6UL_PAD_UART4_TX_DATA__ENET2_TDATA02          0x00b4 0x0340 0x0000 1 0
269 #define MX6UL_PAD_UART4_TX_DATA__I2C1_SCL         269 #define MX6UL_PAD_UART4_TX_DATA__I2C1_SCL               0x00b4 0x0340 0x05a4 2 1
270 #define MX6UL_PAD_UART4_TX_DATA__CSI_DATA12       270 #define MX6UL_PAD_UART4_TX_DATA__CSI_DATA12             0x00b4 0x0340 0x04f4 3 0
271 #define MX6UL_PAD_UART4_TX_DATA__CSU_CSU_ALARM    271 #define MX6UL_PAD_UART4_TX_DATA__CSU_CSU_ALARM_AUT02    0x00b4 0x0340 0x0000 4 0
272 #define MX6UL_PAD_UART4_TX_DATA__GPIO1_IO28       272 #define MX6UL_PAD_UART4_TX_DATA__GPIO1_IO28             0x00b4 0x0340 0x0000 5 0
273 #define MX6UL_PAD_UART4_TX_DATA__ECSPI2_SCLK      273 #define MX6UL_PAD_UART4_TX_DATA__ECSPI2_SCLK            0x00b4 0x0340 0x0544 8 1
274 #define MX6UL_PAD_UART4_RX_DATA__UART4_DCE_RX     274 #define MX6UL_PAD_UART4_RX_DATA__UART4_DCE_RX           0x00b8 0x0344 0x063c 0 1
275 #define MX6UL_PAD_UART4_RX_DATA__UART4_DTE_TX     275 #define MX6UL_PAD_UART4_RX_DATA__UART4_DTE_TX           0x00b8 0x0344 0x0000 0 0
276 #define MX6UL_PAD_UART4_RX_DATA__ENET2_TDATA03    276 #define MX6UL_PAD_UART4_RX_DATA__ENET2_TDATA03          0x00b8 0x0344 0x0000 1 0
277 #define MX6UL_PAD_UART4_RX_DATA__I2C1_SDA         277 #define MX6UL_PAD_UART4_RX_DATA__I2C1_SDA               0x00b8 0x0344 0x05a8 2 2
278 #define MX6UL_PAD_UART4_RX_DATA__CSI_DATA13       278 #define MX6UL_PAD_UART4_RX_DATA__CSI_DATA13             0x00b8 0x0344 0x04f8 3 0
279 #define MX6UL_PAD_UART4_RX_DATA__CSU_CSU_ALARM    279 #define MX6UL_PAD_UART4_RX_DATA__CSU_CSU_ALARM_AUT01    0x00b8 0x0344 0x0000 4 0
280 #define MX6UL_PAD_UART4_RX_DATA__GPIO1_IO29       280 #define MX6UL_PAD_UART4_RX_DATA__GPIO1_IO29             0x00b8 0x0344 0x0000 5 0
281 #define MX6UL_PAD_UART4_RX_DATA__ECSPI2_SS0       281 #define MX6UL_PAD_UART4_RX_DATA__ECSPI2_SS0             0x00b8 0x0344 0x0550 8 1
282 #define MX6UL_PAD_UART5_TX_DATA__GPIO1_IO30       282 #define MX6UL_PAD_UART5_TX_DATA__GPIO1_IO30             0x00bc 0x0348 0x0000 5 0
283 #define MX6UL_PAD_UART5_TX_DATA__ECSPI2_MOSI      283 #define MX6UL_PAD_UART5_TX_DATA__ECSPI2_MOSI            0x00bc 0x0348 0x054c 8 0
284 #define MX6UL_PAD_UART5_TX_DATA__UART5_DCE_TX     284 #define MX6UL_PAD_UART5_TX_DATA__UART5_DCE_TX           0x00bc 0x0348 0x0000 0 0
285 #define MX6UL_PAD_UART5_TX_DATA__UART5_DTE_RX     285 #define MX6UL_PAD_UART5_TX_DATA__UART5_DTE_RX           0x00bc 0x0348 0x0644 0 4
286 #define MX6UL_PAD_UART5_TX_DATA__ENET2_CRS        286 #define MX6UL_PAD_UART5_TX_DATA__ENET2_CRS              0x00bc 0x0348 0x0000 1 0
287 #define MX6UL_PAD_UART5_TX_DATA__I2C2_SCL         287 #define MX6UL_PAD_UART5_TX_DATA__I2C2_SCL               0x00bc 0x0348 0x05ac 2 2
288 #define MX6UL_PAD_UART5_TX_DATA__CSI_DATA14       288 #define MX6UL_PAD_UART5_TX_DATA__CSI_DATA14             0x00bc 0x0348 0x04fc 3 0
289 #define MX6UL_PAD_UART5_TX_DATA__CSU_CSU_ALARM    289 #define MX6UL_PAD_UART5_TX_DATA__CSU_CSU_ALARM_AUT00    0x00bc 0x0348 0x0000 4 0
290 #define MX6UL_PAD_UART5_RX_DATA__UART5_DCE_RX     290 #define MX6UL_PAD_UART5_RX_DATA__UART5_DCE_RX           0x00c0 0x034c 0x0644 0 5
291 #define MX6UL_PAD_UART5_RX_DATA__UART5_DTE_TX     291 #define MX6UL_PAD_UART5_RX_DATA__UART5_DTE_TX           0x00c0 0x034c 0x0000 0 0
292 #define MX6UL_PAD_UART5_RX_DATA__ENET2_COL        292 #define MX6UL_PAD_UART5_RX_DATA__ENET2_COL              0x00c0 0x034c 0x0000 1 0
293 #define MX6UL_PAD_UART5_RX_DATA__I2C2_SDA         293 #define MX6UL_PAD_UART5_RX_DATA__I2C2_SDA               0x00c0 0x034c 0x05b0 2 2
294 #define MX6UL_PAD_UART5_RX_DATA__CSI_DATA15       294 #define MX6UL_PAD_UART5_RX_DATA__CSI_DATA15             0x00c0 0x034c 0x0500 3 0
295 #define MX6UL_PAD_UART5_RX_DATA__CSU_CSU_INT_D    295 #define MX6UL_PAD_UART5_RX_DATA__CSU_CSU_INT_DEB        0x00c0 0x034c 0x0000 4 0
296 #define MX6UL_PAD_UART5_RX_DATA__GPIO1_IO31       296 #define MX6UL_PAD_UART5_RX_DATA__GPIO1_IO31             0x00c0 0x034c 0x0000 5 0
297 #define MX6UL_PAD_UART5_RX_DATA__ECSPI2_MISO      297 #define MX6UL_PAD_UART5_RX_DATA__ECSPI2_MISO            0x00c0 0x034c 0x0548 8 1
298 #define MX6UL_PAD_ENET1_RX_DATA0__ENET1_RDATA0    298 #define MX6UL_PAD_ENET1_RX_DATA0__ENET1_RDATA00         0x00c4 0x0350 0x0000 0 0
299 #define MX6UL_PAD_ENET1_RX_DATA0__UART4_DCE_RT    299 #define MX6UL_PAD_ENET1_RX_DATA0__UART4_DCE_RTS         0x00c4 0x0350 0x0638 1 0
300 #define MX6UL_PAD_ENET1_RX_DATA0__UART4_DTE_CT    300 #define MX6UL_PAD_ENET1_RX_DATA0__UART4_DTE_CTS         0x00c4 0x0350 0x0000 1 0
301 #define MX6UL_PAD_ENET1_RX_DATA0__PWM1_OUT        301 #define MX6UL_PAD_ENET1_RX_DATA0__PWM1_OUT              0x00c4 0x0350 0x0000 2 0
302 #define MX6UL_PAD_ENET1_RX_DATA0__CSI_DATA16      302 #define MX6UL_PAD_ENET1_RX_DATA0__CSI_DATA16            0x00c4 0x0350 0x0504 3 0
303 #define MX6UL_PAD_ENET1_RX_DATA0__FLEXCAN1_TX     303 #define MX6UL_PAD_ENET1_RX_DATA0__FLEXCAN1_TX           0x00c4 0x0350 0x0000 4 0
304 #define MX6UL_PAD_ENET1_RX_DATA0__GPIO2_IO00      304 #define MX6UL_PAD_ENET1_RX_DATA0__GPIO2_IO00            0x00c4 0x0350 0x0000 5 0
305 #define MX6UL_PAD_ENET1_RX_DATA0__KPP_ROW00       305 #define MX6UL_PAD_ENET1_RX_DATA0__KPP_ROW00             0x00c4 0x0350 0x05d0 6 0
306 #define MX6UL_PAD_ENET1_RX_DATA0__USDHC1_LCTL     306 #define MX6UL_PAD_ENET1_RX_DATA0__USDHC1_LCTL           0x00c4 0x0350 0x0000 8 0
307 #define MX6UL_PAD_ENET1_RX_DATA1__ENET1_RDATA0    307 #define MX6UL_PAD_ENET1_RX_DATA1__ENET1_RDATA01         0x00c8 0x0354 0x0000 0 0
308 #define MX6UL_PAD_ENET1_RX_DATA1__UART4_DCE_CT    308 #define MX6UL_PAD_ENET1_RX_DATA1__UART4_DCE_CTS         0x00c8 0x0354 0x0000 1 0
309 #define MX6UL_PAD_ENET1_RX_DATA1__UART4_DTE_RT    309 #define MX6UL_PAD_ENET1_RX_DATA1__UART4_DTE_RTS         0x00c8 0x0354 0x0638 1 1
310 #define MX6UL_PAD_ENET1_RX_DATA1__PWM2_OUT        310 #define MX6UL_PAD_ENET1_RX_DATA1__PWM2_OUT              0x00c8 0x0354 0x0000 2 0
311 #define MX6UL_PAD_ENET1_RX_DATA1__CSI_DATA17      311 #define MX6UL_PAD_ENET1_RX_DATA1__CSI_DATA17            0x00c8 0x0354 0x0508 3 0
312 #define MX6UL_PAD_ENET1_RX_DATA1__FLEXCAN1_RX     312 #define MX6UL_PAD_ENET1_RX_DATA1__FLEXCAN1_RX           0x00c8 0x0354 0x0584 4 1
313 #define MX6UL_PAD_ENET1_RX_DATA1__GPIO2_IO01      313 #define MX6UL_PAD_ENET1_RX_DATA1__GPIO2_IO01            0x00c8 0x0354 0x0000 5 0
314 #define MX6UL_PAD_ENET1_RX_DATA1__KPP_COL00       314 #define MX6UL_PAD_ENET1_RX_DATA1__KPP_COL00             0x00c8 0x0354 0x05c4 6 0
315 #define MX6UL_PAD_ENET1_RX_DATA1__USDHC2_LCTL     315 #define MX6UL_PAD_ENET1_RX_DATA1__USDHC2_LCTL           0x00c8 0x0354 0x0000 8 0
316 #define MX6UL_PAD_ENET1_RX_EN__ENET1_RX_EN        316 #define MX6UL_PAD_ENET1_RX_EN__ENET1_RX_EN              0x00cc 0x0358 0x0000 0 0
317 #define MX6UL_PAD_ENET1_RX_EN__UART5_DCE_RTS      317 #define MX6UL_PAD_ENET1_RX_EN__UART5_DCE_RTS            0x00cc 0x0358 0x0640 1 3
318 #define MX6UL_PAD_ENET1_RX_EN__UART5_DTE_CTS      318 #define MX6UL_PAD_ENET1_RX_EN__UART5_DTE_CTS            0x00cc 0x0358 0x0000 1 0
319 #define MX6UL_PAD_ENET1_RX_EN__OSC32K_32K_OUT     319 #define MX6UL_PAD_ENET1_RX_EN__OSC32K_32K_OUT           0x00cc 0x0358 0x0000 2 0
320 #define MX6UL_PAD_ENET1_RX_EN__CSI_DATA18         320 #define MX6UL_PAD_ENET1_RX_EN__CSI_DATA18               0x00cc 0x0358 0x050c 3 0
321 #define MX6UL_PAD_ENET1_RX_EN__FLEXCAN2_TX        321 #define MX6UL_PAD_ENET1_RX_EN__FLEXCAN2_TX              0x00cc 0x0358 0x0000 4 0
322 #define MX6UL_PAD_ENET1_RX_EN__GPIO2_IO02         322 #define MX6UL_PAD_ENET1_RX_EN__GPIO2_IO02               0x00cc 0x0358 0x0000 5 0
323 #define MX6UL_PAD_ENET1_RX_EN__KPP_ROW01          323 #define MX6UL_PAD_ENET1_RX_EN__KPP_ROW01                0x00cc 0x0358 0x05d4 6 0
324 #define MX6UL_PAD_ENET1_RX_EN__USDHC1_VSELECT     324 #define MX6UL_PAD_ENET1_RX_EN__USDHC1_VSELECT           0x00cc 0x0358 0x0000 8 0
325 #define MX6UL_PAD_ENET1_TX_DATA0__ENET1_TDATA0    325 #define MX6UL_PAD_ENET1_TX_DATA0__ENET1_TDATA00         0x00d0 0x035c 0x0000 0 0
326 #define MX6UL_PAD_ENET1_TX_DATA0__UART5_DCE_CT    326 #define MX6UL_PAD_ENET1_TX_DATA0__UART5_DCE_CTS         0x00d0 0x035c 0x0000 1 0
327 #define MX6UL_PAD_ENET1_TX_DATA0__UART5_DTE_RT    327 #define MX6UL_PAD_ENET1_TX_DATA0__UART5_DTE_RTS         0x00d0 0x035c 0x0640 1 4
328 #define MX6UL_PAD_ENET1_TX_DATA0__REF_CLK_24M     328 #define MX6UL_PAD_ENET1_TX_DATA0__REF_CLK_24M           0x00d0 0x035c 0x0000 2 0
329 #define MX6UL_PAD_ENET1_TX_DATA0__CSI_DATA19      329 #define MX6UL_PAD_ENET1_TX_DATA0__CSI_DATA19            0x00d0 0x035c 0x0510 3 0
330 #define MX6UL_PAD_ENET1_TX_DATA0__FLEXCAN2_RX     330 #define MX6UL_PAD_ENET1_TX_DATA0__FLEXCAN2_RX           0x00d0 0x035c 0x0588 4 1
331 #define MX6UL_PAD_ENET1_TX_DATA0__GPIO2_IO03      331 #define MX6UL_PAD_ENET1_TX_DATA0__GPIO2_IO03            0x00d0 0x035c 0x0000 5 0
332 #define MX6UL_PAD_ENET1_TX_DATA0__KPP_COL01       332 #define MX6UL_PAD_ENET1_TX_DATA0__KPP_COL01             0x00d0 0x035c 0x05c8 6 0
333 #define MX6UL_PAD_ENET1_TX_DATA0__USDHC2_VSELE    333 #define MX6UL_PAD_ENET1_TX_DATA0__USDHC2_VSELECT        0x00d0 0x035c 0x0000 8 0
334 #define MX6UL_PAD_ENET1_TX_DATA1__ENET1_TDATA0    334 #define MX6UL_PAD_ENET1_TX_DATA1__ENET1_TDATA01         0x00d4 0x0360 0x0000 0 0
335 #define MX6UL_PAD_ENET1_TX_DATA1__UART6_DCE_CT    335 #define MX6UL_PAD_ENET1_TX_DATA1__UART6_DCE_CTS         0x00d4 0x0360 0x0000 1 0
336 #define MX6UL_PAD_ENET1_TX_DATA1__UART6_DTE_RT    336 #define MX6UL_PAD_ENET1_TX_DATA1__UART6_DTE_RTS         0x00d4 0x0360 0x0648 1 2
337 #define MX6UL_PAD_ENET1_TX_DATA1__PWM5_OUT        337 #define MX6UL_PAD_ENET1_TX_DATA1__PWM5_OUT              0x00d4 0x0360 0x0000 2 0
338 #define MX6UL_PAD_ENET1_TX_DATA1__CSI_DATA20      338 #define MX6UL_PAD_ENET1_TX_DATA1__CSI_DATA20            0x00d4 0x0360 0x0514 3 0
339 #define MX6UL_PAD_ENET1_TX_DATA1__ENET2_MDIO      339 #define MX6UL_PAD_ENET1_TX_DATA1__ENET2_MDIO            0x00d4 0x0360 0x0580 4 1
340 #define MX6UL_PAD_ENET1_TX_DATA1__GPIO2_IO04      340 #define MX6UL_PAD_ENET1_TX_DATA1__GPIO2_IO04            0x00d4 0x0360 0x0000 5 0
341 #define MX6UL_PAD_ENET1_TX_DATA1__KPP_ROW02       341 #define MX6UL_PAD_ENET1_TX_DATA1__KPP_ROW02             0x00d4 0x0360 0x05d8 6 0
342 #define MX6UL_PAD_ENET1_TX_DATA1__WDOG1_WDOG_R    342 #define MX6UL_PAD_ENET1_TX_DATA1__WDOG1_WDOG_RST_B_DEB  0x00d4 0x0360 0x0000 8 0
343 #define MX6UL_PAD_ENET1_TX_EN__ENET1_TX_EN        343 #define MX6UL_PAD_ENET1_TX_EN__ENET1_TX_EN              0x00d8 0x0364 0x0000 0 0
344 #define MX6UL_PAD_ENET1_TX_EN__UART6_DCE_RTS      344 #define MX6UL_PAD_ENET1_TX_EN__UART6_DCE_RTS            0x00d8 0x0364 0x0648 1 3
345 #define MX6UL_PAD_ENET1_TX_EN__UART6_DTE_CTS      345 #define MX6UL_PAD_ENET1_TX_EN__UART6_DTE_CTS            0x00d8 0x0364 0x0000 1 0
346 #define MX6UL_PAD_ENET1_TX_EN__PWM6_OUT           346 #define MX6UL_PAD_ENET1_TX_EN__PWM6_OUT                 0x00d8 0x0364 0x0000 2 0
347 #define MX6UL_PAD_ENET1_TX_EN__CSI_DATA21         347 #define MX6UL_PAD_ENET1_TX_EN__CSI_DATA21               0x00d8 0x0364 0x0518 3 0
348 #define MX6UL_PAD_ENET1_TX_EN__ENET2_MDC          348 #define MX6UL_PAD_ENET1_TX_EN__ENET2_MDC                0x00d8 0x0364 0x0000 4 0
349 #define MX6UL_PAD_ENET1_TX_EN__GPIO2_IO05         349 #define MX6UL_PAD_ENET1_TX_EN__GPIO2_IO05               0x00d8 0x0364 0x0000 5 0
350 #define MX6UL_PAD_ENET1_TX_EN__KPP_COL02          350 #define MX6UL_PAD_ENET1_TX_EN__KPP_COL02                0x00d8 0x0364 0x05cc 6 0
351 #define MX6UL_PAD_ENET1_TX_EN__WDOG2_WDOG_RST_    351 #define MX6UL_PAD_ENET1_TX_EN__WDOG2_WDOG_RST_B_DEB     0x00d8 0x0364 0x0000 8 0
352 #define MX6UL_PAD_ENET1_TX_CLK__ENET1_TX_CLK      352 #define MX6UL_PAD_ENET1_TX_CLK__ENET1_TX_CLK            0x00dc 0x0368 0x0000 0 0
353 #define MX6UL_PAD_ENET1_TX_CLK__UART7_DCE_CTS     353 #define MX6UL_PAD_ENET1_TX_CLK__UART7_DCE_CTS           0x00dc 0x0368 0x0000 1 0
354 #define MX6UL_PAD_ENET1_TX_CLK__UART7_DTE_RTS     354 #define MX6UL_PAD_ENET1_TX_CLK__UART7_DTE_RTS           0x00dc 0x0368 0x0650 1 0
355 #define MX6UL_PAD_ENET1_TX_CLK__PWM7_OUT          355 #define MX6UL_PAD_ENET1_TX_CLK__PWM7_OUT                0x00dc 0x0368 0x0000 2 0
356 #define MX6UL_PAD_ENET1_TX_CLK__CSI_DATA22        356 #define MX6UL_PAD_ENET1_TX_CLK__CSI_DATA22              0x00dc 0x0368 0x051c 3 0
357 #define MX6UL_PAD_ENET1_TX_CLK__ENET1_REF_CLK1    357 #define MX6UL_PAD_ENET1_TX_CLK__ENET1_REF_CLK1          0x00dc 0x0368 0x0574 4 2
358 #define MX6UL_PAD_ENET1_TX_CLK__GPIO2_IO06        358 #define MX6UL_PAD_ENET1_TX_CLK__GPIO2_IO06              0x00dc 0x0368 0x0000 5 0
359 #define MX6UL_PAD_ENET1_TX_CLK__KPP_ROW03         359 #define MX6UL_PAD_ENET1_TX_CLK__KPP_ROW03               0x00dc 0x0368 0x0000 6 0
360 #define MX6UL_PAD_ENET1_TX_CLK__GPT1_CLK          360 #define MX6UL_PAD_ENET1_TX_CLK__GPT1_CLK                0x00dc 0x0368 0x0594 8 1
361 #define MX6UL_PAD_ENET1_RX_ER__ENET1_RX_ER        361 #define MX6UL_PAD_ENET1_RX_ER__ENET1_RX_ER              0x00e0 0x036c 0x0000 0 0
362 #define MX6UL_PAD_ENET1_RX_ER__UART7_DCE_RTS      362 #define MX6UL_PAD_ENET1_RX_ER__UART7_DCE_RTS            0x00e0 0x036c 0x0650 1 1
363 #define MX6UL_PAD_ENET1_RX_ER__UART7_DTE_CTS      363 #define MX6UL_PAD_ENET1_RX_ER__UART7_DTE_CTS            0x00e0 0x036c 0x0000 1 0
364 #define MX6UL_PAD_ENET1_RX_ER__PWM8_OUT           364 #define MX6UL_PAD_ENET1_RX_ER__PWM8_OUT                 0x00e0 0x036c 0x0000 2 0
365 #define MX6UL_PAD_ENET1_RX_ER__CSI_DATA23         365 #define MX6UL_PAD_ENET1_RX_ER__CSI_DATA23               0x00e0 0x036c 0x0520 3 0
366 #define MX6UL_PAD_ENET1_RX_ER__EIM_CRE            366 #define MX6UL_PAD_ENET1_RX_ER__EIM_CRE                  0x00e0 0x036c 0x0000 4 0
367 #define MX6UL_PAD_ENET1_RX_ER__GPIO2_IO07         367 #define MX6UL_PAD_ENET1_RX_ER__GPIO2_IO07               0x00e0 0x036c 0x0000 5 0
368 #define MX6UL_PAD_ENET1_RX_ER__KPP_COL03          368 #define MX6UL_PAD_ENET1_RX_ER__KPP_COL03                0x00e0 0x036c 0x0000 6 0
369 #define MX6UL_PAD_ENET1_RX_ER__GPT1_CAPTURE2      369 #define MX6UL_PAD_ENET1_RX_ER__GPT1_CAPTURE2            0x00e0 0x036c 0x0590 8 1
370 #define MX6UL_PAD_ENET2_RX_DATA0__ENET2_RDATA0    370 #define MX6UL_PAD_ENET2_RX_DATA0__ENET2_RDATA00         0x00e4 0x0370 0x0000 0 0
371 #define MX6UL_PAD_ENET2_RX_DATA0__UART6_DCE_TX    371 #define MX6UL_PAD_ENET2_RX_DATA0__UART6_DCE_TX          0x00e4 0x0370 0x0000 1 0
372 #define MX6UL_PAD_ENET2_RX_DATA0__UART6_DTE_RX    372 #define MX6UL_PAD_ENET2_RX_DATA0__UART6_DTE_RX          0x00e4 0x0370 0x064c 1 1
373 #define MX6UL_PAD_ENET2_RX_DATA0__SIM1_PORT0_T    373 #define MX6UL_PAD_ENET2_RX_DATA0__SIM1_PORT0_TRXD       0x00e4 0x0370 0x0000 2 0
374 #define MX6UL_PAD_ENET2_RX_DATA0__I2C3_SCL        374 #define MX6UL_PAD_ENET2_RX_DATA0__I2C3_SCL              0x00e4 0x0370 0x05b4 3 1
375 #define MX6UL_PAD_ENET2_RX_DATA0__ENET1_MDIO      375 #define MX6UL_PAD_ENET2_RX_DATA0__ENET1_MDIO            0x00e4 0x0370 0x0578 4 1
376 #define MX6UL_PAD_ENET2_RX_DATA0__GPIO2_IO08      376 #define MX6UL_PAD_ENET2_RX_DATA0__GPIO2_IO08            0x00e4 0x0370 0x0000 5 0
377 #define MX6UL_PAD_ENET2_RX_DATA0__KPP_ROW04       377 #define MX6UL_PAD_ENET2_RX_DATA0__KPP_ROW04             0x00e4 0x0370 0x0000 6 0
378 #define MX6UL_PAD_ENET2_RX_DATA0__USB_OTG1_PWR    378 #define MX6UL_PAD_ENET2_RX_DATA0__USB_OTG1_PWR          0x00e4 0x0370 0x0000 8 0
379 #define MX6UL_PAD_ENET2_RX_DATA1__ENET2_RDATA0    379 #define MX6UL_PAD_ENET2_RX_DATA1__ENET2_RDATA01         0x00e8 0x0374 0x0000 0 0
380 #define MX6UL_PAD_ENET2_RX_DATA1__UART6_DCE_RX    380 #define MX6UL_PAD_ENET2_RX_DATA1__UART6_DCE_RX          0x00e8 0x0374 0x064c 1 2
381 #define MX6UL_PAD_ENET2_RX_DATA1__UART6_DTE_TX    381 #define MX6UL_PAD_ENET2_RX_DATA1__UART6_DTE_TX          0x00e8 0x0374 0x0000 1 0
382 #define MX6UL_PAD_ENET2_RX_DATA1__SIM1_PORT0_C    382 #define MX6UL_PAD_ENET2_RX_DATA1__SIM1_PORT0_CLK        0x00e8 0x0374 0x0000 2 0
383 #define MX6UL_PAD_ENET2_RX_DATA1__I2C3_SDA        383 #define MX6UL_PAD_ENET2_RX_DATA1__I2C3_SDA              0x00e8 0x0374 0x05b8 3 1
384 #define MX6UL_PAD_ENET2_RX_DATA1__ENET1_MDC       384 #define MX6UL_PAD_ENET2_RX_DATA1__ENET1_MDC             0x00e8 0x0374 0x0000 4 0
385 #define MX6UL_PAD_ENET2_RX_DATA1__GPIO2_IO09      385 #define MX6UL_PAD_ENET2_RX_DATA1__GPIO2_IO09            0x00e8 0x0374 0x0000 5 0
386 #define MX6UL_PAD_ENET2_RX_DATA1__KPP_COL04       386 #define MX6UL_PAD_ENET2_RX_DATA1__KPP_COL04             0x00e8 0x0374 0x0000 6 0
387 #define MX6UL_PAD_ENET2_RX_DATA1__USB_OTG1_OC     387 #define MX6UL_PAD_ENET2_RX_DATA1__USB_OTG1_OC           0x00e8 0x0374 0x0664 8 1
388 #define MX6UL_PAD_ENET2_RX_EN__ENET2_RX_EN        388 #define MX6UL_PAD_ENET2_RX_EN__ENET2_RX_EN              0x00ec 0x0378 0x0000 0 0
389 #define MX6UL_PAD_ENET2_RX_EN__UART7_DCE_TX       389 #define MX6UL_PAD_ENET2_RX_EN__UART7_DCE_TX             0x00ec 0x0378 0x0000 1 0
390 #define MX6UL_PAD_ENET2_RX_EN__UART7_DTE_RX       390 #define MX6UL_PAD_ENET2_RX_EN__UART7_DTE_RX             0x00ec 0x0378 0x0654 1 0
391 #define MX6UL_PAD_ENET2_RX_EN__SIM1_PORT0_RST_    391 #define MX6UL_PAD_ENET2_RX_EN__SIM1_PORT0_RST_B         0x00ec 0x0378 0x0000 2 0
392 #define MX6UL_PAD_ENET2_RX_EN__I2C4_SCL           392 #define MX6UL_PAD_ENET2_RX_EN__I2C4_SCL                 0x00ec 0x0378 0x05bc 3 1
393 #define MX6UL_PAD_ENET2_RX_EN__EIM_ADDR26         393 #define MX6UL_PAD_ENET2_RX_EN__EIM_ADDR26               0x00ec 0x0378 0x0000 4 0
394 #define MX6UL_PAD_ENET2_RX_EN__GPIO2_IO10         394 #define MX6UL_PAD_ENET2_RX_EN__GPIO2_IO10               0x00ec 0x0378 0x0000 5 0
395 #define MX6UL_PAD_ENET2_RX_EN__KPP_ROW05          395 #define MX6UL_PAD_ENET2_RX_EN__KPP_ROW05                0x00ec 0x0378 0x0000 6 0
396 #define MX6UL_PAD_ENET2_RX_EN__ENET1_REF_CLK_2    396 #define MX6UL_PAD_ENET2_RX_EN__ENET1_REF_CLK_25M        0x00ec 0x0378 0x0000 8 0
397 #define MX6UL_PAD_ENET2_TX_DATA0__ENET2_TDATA0    397 #define MX6UL_PAD_ENET2_TX_DATA0__ENET2_TDATA00         0x00f0 0x037c 0x0000 0 0
398 #define MX6UL_PAD_ENET2_TX_DATA0__UART7_DCE_RX    398 #define MX6UL_PAD_ENET2_TX_DATA0__UART7_DCE_RX          0x00f0 0x037c 0x0654 1 1
399 #define MX6UL_PAD_ENET2_TX_DATA0__UART7_DTE_TX    399 #define MX6UL_PAD_ENET2_TX_DATA0__UART7_DTE_TX          0x00f0 0x037c 0x0000 1 0
400 #define MX6UL_PAD_ENET2_TX_DATA0__SIM1_PORT0_S    400 #define MX6UL_PAD_ENET2_TX_DATA0__SIM1_PORT0_SVEN       0x00f0 0x037c 0x0000 2 0
401 #define MX6UL_PAD_ENET2_TX_DATA0__I2C4_SDA        401 #define MX6UL_PAD_ENET2_TX_DATA0__I2C4_SDA              0x00f0 0x037c 0x05c0 3 1
402 #define MX6UL_PAD_ENET2_TX_DATA0__EIM_EB_B02      402 #define MX6UL_PAD_ENET2_TX_DATA0__EIM_EB_B02            0x00f0 0x037c 0x0000 4 0
403 #define MX6UL_PAD_ENET2_TX_DATA0__GPIO2_IO11      403 #define MX6UL_PAD_ENET2_TX_DATA0__GPIO2_IO11            0x00f0 0x037c 0x0000 5 0
404 #define MX6UL_PAD_ENET2_TX_DATA0__KPP_COL05       404 #define MX6UL_PAD_ENET2_TX_DATA0__KPP_COL05             0x00f0 0x037c 0x0000 6 0
405 #define MX6UL_PAD_ENET2_TX_DATA0__REF_CLK_24M     405 #define MX6UL_PAD_ENET2_TX_DATA0__REF_CLK_24M           0x00f0 0x037c 0x0000 8 0
406 #define MX6UL_PAD_ENET2_TX_DATA1__ENET2_TDATA0    406 #define MX6UL_PAD_ENET2_TX_DATA1__ENET2_TDATA01         0x00f4 0x0380 0x0000 0 0
407 #define MX6UL_PAD_ENET2_TX_DATA1__UART8_DCE_TX    407 #define MX6UL_PAD_ENET2_TX_DATA1__UART8_DCE_TX          0x00f4 0x0380 0x0000 1 0
408 #define MX6UL_PAD_ENET2_TX_DATA1__UART8_DTE_RX    408 #define MX6UL_PAD_ENET2_TX_DATA1__UART8_DTE_RX          0x00f4 0x0380 0x065c 1 0
409 #define MX6UL_PAD_ENET2_TX_DATA1__SIM2_PORT0_T    409 #define MX6UL_PAD_ENET2_TX_DATA1__SIM2_PORT0_TRXD       0x00f4 0x0380 0x0000 2 0
410 #define MX6UL_PAD_ENET2_TX_DATA1__ECSPI4_SCLK     410 #define MX6UL_PAD_ENET2_TX_DATA1__ECSPI4_SCLK           0x00f4 0x0380 0x0564 3 0
411 #define MX6UL_PAD_ENET2_TX_DATA1__EIM_EB_B03      411 #define MX6UL_PAD_ENET2_TX_DATA1__EIM_EB_B03            0x00f4 0x0380 0x0000 4 0
412 #define MX6UL_PAD_ENET2_TX_DATA1__GPIO2_IO12      412 #define MX6UL_PAD_ENET2_TX_DATA1__GPIO2_IO12            0x00f4 0x0380 0x0000 5 0
413 #define MX6UL_PAD_ENET2_TX_DATA1__KPP_ROW06       413 #define MX6UL_PAD_ENET2_TX_DATA1__KPP_ROW06             0x00f4 0x0380 0x0000 6 0
414 #define MX6UL_PAD_ENET2_TX_DATA1__USB_OTG2_PWR    414 #define MX6UL_PAD_ENET2_TX_DATA1__USB_OTG2_PWR          0x00f4 0x0380 0x0000 8 0
415 #define MX6UL_PAD_ENET2_TX_EN__ENET2_TX_EN        415 #define MX6UL_PAD_ENET2_TX_EN__ENET2_TX_EN              0x00f8 0x0384 0x0000 0 0
416 #define MX6UL_PAD_ENET2_TX_EN__UART8_DCE_RX       416 #define MX6UL_PAD_ENET2_TX_EN__UART8_DCE_RX             0x00f8 0x0384 0x065c 1 1
417 #define MX6UL_PAD_ENET2_TX_EN__UART8_DTE_TX       417 #define MX6UL_PAD_ENET2_TX_EN__UART8_DTE_TX             0x00f8 0x0384 0x0000 1 0
418 #define MX6UL_PAD_ENET2_TX_EN__SIM2_PORT0_CLK     418 #define MX6UL_PAD_ENET2_TX_EN__SIM2_PORT0_CLK           0x00f8 0x0384 0x0000 2 0
419 #define MX6UL_PAD_ENET2_TX_EN__ECSPI4_MOSI        419 #define MX6UL_PAD_ENET2_TX_EN__ECSPI4_MOSI              0x00f8 0x0384 0x056c 3 0
420 #define MX6UL_PAD_ENET2_TX_EN__EIM_ACLK_FREERU    420 #define MX6UL_PAD_ENET2_TX_EN__EIM_ACLK_FREERUN         0x00f8 0x0384 0x0000 4 0
421 #define MX6UL_PAD_ENET2_TX_EN__GPIO2_IO13         421 #define MX6UL_PAD_ENET2_TX_EN__GPIO2_IO13               0x00f8 0x0384 0x0000 5 0
422 #define MX6UL_PAD_ENET2_TX_EN__KPP_COL06          422 #define MX6UL_PAD_ENET2_TX_EN__KPP_COL06                0x00f8 0x0384 0x0000 6 0
423 #define MX6UL_PAD_ENET2_TX_EN__USB_OTG2_OC        423 #define MX6UL_PAD_ENET2_TX_EN__USB_OTG2_OC              0x00f8 0x0384 0x0660 8 1
424 #define MX6UL_PAD_ENET2_TX_CLK__ENET2_TX_CLK      424 #define MX6UL_PAD_ENET2_TX_CLK__ENET2_TX_CLK            0x00fc 0x0388 0x0000 0 0
425 #define MX6UL_PAD_ENET2_TX_CLK__UART8_DCE_CTS     425 #define MX6UL_PAD_ENET2_TX_CLK__UART8_DCE_CTS           0x00fc 0x0388 0x0000 1 0
426 #define MX6UL_PAD_ENET2_TX_CLK__UART8_DTE_RTS     426 #define MX6UL_PAD_ENET2_TX_CLK__UART8_DTE_RTS           0x00fc 0x0388 0x0658 1 0
427 #define MX6UL_PAD_ENET2_TX_CLK__SIM2_PORT0_RST    427 #define MX6UL_PAD_ENET2_TX_CLK__SIM2_PORT0_RST_B        0x00fc 0x0388 0x0000 2 0
428 #define MX6UL_PAD_ENET2_TX_CLK__ECSPI4_MISO       428 #define MX6UL_PAD_ENET2_TX_CLK__ECSPI4_MISO             0x00fc 0x0388 0x0568 3 0
429 #define MX6UL_PAD_ENET2_TX_CLK__ENET2_REF_CLK2    429 #define MX6UL_PAD_ENET2_TX_CLK__ENET2_REF_CLK2          0x00fc 0x0388 0x057c 4 2
430 #define MX6UL_PAD_ENET2_TX_CLK__GPIO2_IO14        430 #define MX6UL_PAD_ENET2_TX_CLK__GPIO2_IO14              0x00fc 0x0388 0x0000 5 0
431 #define MX6UL_PAD_ENET2_TX_CLK__KPP_ROW07         431 #define MX6UL_PAD_ENET2_TX_CLK__KPP_ROW07               0x00fc 0x0388 0x0000 6 0
432 #define MX6UL_PAD_ENET2_TX_CLK__ANATOP_OTG2_ID    432 #define MX6UL_PAD_ENET2_TX_CLK__ANATOP_OTG2_ID          0x00fc 0x0388 0x04bc 8 1
433 #define MX6UL_PAD_ENET2_RX_ER__ENET2_RX_ER        433 #define MX6UL_PAD_ENET2_RX_ER__ENET2_RX_ER              0x0100 0x038c 0x0000 0 0
434 #define MX6UL_PAD_ENET2_RX_ER__UART8_DCE_RTS      434 #define MX6UL_PAD_ENET2_RX_ER__UART8_DCE_RTS            0x0100 0x038c 0x0658 1 1
435 #define MX6UL_PAD_ENET2_RX_ER__UART8_DTE_CTS      435 #define MX6UL_PAD_ENET2_RX_ER__UART8_DTE_CTS            0x0100 0x038c 0x0000 1 0
436 #define MX6UL_PAD_ENET2_RX_ER__SIM2_PORT0_SVEN    436 #define MX6UL_PAD_ENET2_RX_ER__SIM2_PORT0_SVEN          0x0100 0x038c 0x0000 2 0
437 #define MX6UL_PAD_ENET2_RX_ER__ECSPI4_SS0         437 #define MX6UL_PAD_ENET2_RX_ER__ECSPI4_SS0               0x0100 0x038c 0x0570 3 0
438 #define MX6UL_PAD_ENET2_RX_ER__EIM_ADDR25         438 #define MX6UL_PAD_ENET2_RX_ER__EIM_ADDR25               0x0100 0x038c 0x0000 4 0
439 #define MX6UL_PAD_ENET2_RX_ER__GPIO2_IO15         439 #define MX6UL_PAD_ENET2_RX_ER__GPIO2_IO15               0x0100 0x038c 0x0000 5 0
440 #define MX6UL_PAD_ENET2_RX_ER__KPP_COL07          440 #define MX6UL_PAD_ENET2_RX_ER__KPP_COL07                0x0100 0x038c 0x0000 6 0
441 #define MX6UL_PAD_ENET2_RX_ER__WDOG1_WDOG_ANY     441 #define MX6UL_PAD_ENET2_RX_ER__WDOG1_WDOG_ANY           0x0100 0x038c 0x0000 8 0
442 #define MX6UL_PAD_LCD_CLK__LCDIF_CLK              442 #define MX6UL_PAD_LCD_CLK__LCDIF_CLK                    0x0104 0x0390 0x0000 0 0
443 #define MX6UL_PAD_LCD_CLK__LCDIF_WR_RWN           443 #define MX6UL_PAD_LCD_CLK__LCDIF_WR_RWN                 0x0104 0x0390 0x0000 1 0
444 #define MX6UL_PAD_LCD_CLK__UART4_DCE_TX           444 #define MX6UL_PAD_LCD_CLK__UART4_DCE_TX                 0x0104 0x0390 0x0000 2 0
445 #define MX6UL_PAD_LCD_CLK__UART4_DTE_RX           445 #define MX6UL_PAD_LCD_CLK__UART4_DTE_RX                 0x0104 0x0390 0x063c 2 2
446 #define MX6UL_PAD_LCD_CLK__SAI3_MCLK              446 #define MX6UL_PAD_LCD_CLK__SAI3_MCLK                    0x0104 0x0390 0x0600 3 0
447 #define MX6UL_PAD_LCD_CLK__EIM_CS2_B              447 #define MX6UL_PAD_LCD_CLK__EIM_CS2_B                    0x0104 0x0390 0x0000 4 0
448 #define MX6UL_PAD_LCD_CLK__GPIO3_IO00             448 #define MX6UL_PAD_LCD_CLK__GPIO3_IO00                   0x0104 0x0390 0x0000 5 0
449 #define MX6UL_PAD_LCD_CLK__WDOG1_WDOG_RST_B_DE    449 #define MX6UL_PAD_LCD_CLK__WDOG1_WDOG_RST_B_DEB         0x0104 0x0390 0x0000 8 0
450 #define MX6UL_PAD_LCD_ENABLE__LCDIF_ENABLE        450 #define MX6UL_PAD_LCD_ENABLE__LCDIF_ENABLE              0x0108 0x0394 0x0000 0 0
451 #define MX6UL_PAD_LCD_ENABLE__LCDIF_RD_E          451 #define MX6UL_PAD_LCD_ENABLE__LCDIF_RD_E                0x0108 0x0394 0x0000 1 0
452 #define MX6UL_PAD_LCD_ENABLE__UART4_DCE_RX        452 #define MX6UL_PAD_LCD_ENABLE__UART4_DCE_RX              0x0108 0x0394 0x063c 2 3
453 #define MX6UL_PAD_LCD_ENABLE__UART4_DTE_TX        453 #define MX6UL_PAD_LCD_ENABLE__UART4_DTE_TX              0x0108 0x0394 0x0000 2 0
454 #define MX6UL_PAD_LCD_ENABLE__SAI3_TX_SYNC        454 #define MX6UL_PAD_LCD_ENABLE__SAI3_TX_SYNC              0x0108 0x0394 0x060c 3 0
455 #define MX6UL_PAD_LCD_ENABLE__EIM_CS3_B           455 #define MX6UL_PAD_LCD_ENABLE__EIM_CS3_B                 0x0108 0x0394 0x0000 4 0
456 #define MX6UL_PAD_LCD_ENABLE__GPIO3_IO01          456 #define MX6UL_PAD_LCD_ENABLE__GPIO3_IO01                0x0108 0x0394 0x0000 5 0
457 #define MX6UL_PAD_LCD_ENABLE__ECSPI2_RDY          457 #define MX6UL_PAD_LCD_ENABLE__ECSPI2_RDY                0x0108 0x0394 0x0000 8 0
458 #define MX6UL_PAD_LCD_HSYNC__LCDIF_HSYNC          458 #define MX6UL_PAD_LCD_HSYNC__LCDIF_HSYNC                0x010c 0x0398 0x05dc 0 0
459 #define MX6UL_PAD_LCD_HSYNC__LCDIF_RS             459 #define MX6UL_PAD_LCD_HSYNC__LCDIF_RS                   0x010c 0x0398 0x0000 1 0
460 #define MX6UL_PAD_LCD_HSYNC__UART4_DCE_CTS        460 #define MX6UL_PAD_LCD_HSYNC__UART4_DCE_CTS              0x010c 0x0398 0x0000 2 0
461 #define MX6UL_PAD_LCD_HSYNC__UART4_DTE_RTS        461 #define MX6UL_PAD_LCD_HSYNC__UART4_DTE_RTS              0x010c 0x0398 0x0638 2 2
462 #define MX6UL_PAD_LCD_HSYNC__SAI3_TX_BCLK         462 #define MX6UL_PAD_LCD_HSYNC__SAI3_TX_BCLK               0x010c 0x0398 0x0608 3 0
463 #define MX6UL_PAD_LCD_HSYNC__WDOG3_WDOG_RST_B_    463 #define MX6UL_PAD_LCD_HSYNC__WDOG3_WDOG_RST_B_DEB       0x010c 0x0398 0x0000 4 0
464 #define MX6UL_PAD_LCD_HSYNC__GPIO3_IO02           464 #define MX6UL_PAD_LCD_HSYNC__GPIO3_IO02                 0x010c 0x0398 0x0000 5 0
465 #define MX6UL_PAD_LCD_HSYNC__ECSPI2_SS1           465 #define MX6UL_PAD_LCD_HSYNC__ECSPI2_SS1                 0x010c 0x0398 0x0000 8 0
466 #define MX6UL_PAD_LCD_VSYNC__LCDIF_VSYNC          466 #define MX6UL_PAD_LCD_VSYNC__LCDIF_VSYNC                0x0110 0x039c 0x0000 0 0
467 #define MX6UL_PAD_LCD_VSYNC__LCDIF_BUSY           467 #define MX6UL_PAD_LCD_VSYNC__LCDIF_BUSY                 0x0110 0x039c 0x05dc 1 1
468 #define MX6UL_PAD_LCD_VSYNC__UART4_DCE_RTS        468 #define MX6UL_PAD_LCD_VSYNC__UART4_DCE_RTS              0x0110 0x039c 0x0638 2 3
469 #define MX6UL_PAD_LCD_VSYNC__UART4_DTE_CTS        469 #define MX6UL_PAD_LCD_VSYNC__UART4_DTE_CTS              0x0110 0x039c 0x0000 2 0
470 #define MX6UL_PAD_LCD_VSYNC__SAI3_RX_DATA         470 #define MX6UL_PAD_LCD_VSYNC__SAI3_RX_DATA               0x0110 0x039c 0x0604 3 0
471 #define MX6UL_PAD_LCD_VSYNC__WDOG2_WDOG_B         471 #define MX6UL_PAD_LCD_VSYNC__WDOG2_WDOG_B               0x0110 0x039c 0x0000 4 0
472 #define MX6UL_PAD_LCD_VSYNC__GPIO3_IO03           472 #define MX6UL_PAD_LCD_VSYNC__GPIO3_IO03                 0x0110 0x039c 0x0000 5 0
473 #define MX6UL_PAD_LCD_VSYNC__ECSPI2_SS2           473 #define MX6UL_PAD_LCD_VSYNC__ECSPI2_SS2                 0x0110 0x039c 0x0000 8 0
474 #define MX6UL_PAD_LCD_RESET__LCDIF_RESET          474 #define MX6UL_PAD_LCD_RESET__LCDIF_RESET                0x0114 0x03a0 0x0000 0 0
475 #define MX6UL_PAD_LCD_RESET__LCDIF_CS             475 #define MX6UL_PAD_LCD_RESET__LCDIF_CS                   0x0114 0x03a0 0x0000 1 0
476 #define MX6UL_PAD_LCD_RESET__CA7_MX6UL_EVENTI     476 #define MX6UL_PAD_LCD_RESET__CA7_MX6UL_EVENTI           0x0114 0x03a0 0x0000 2 0
477 #define MX6UL_PAD_LCD_RESET__SAI3_TX_DATA         477 #define MX6UL_PAD_LCD_RESET__SAI3_TX_DATA               0x0114 0x03a0 0x0000 3 0
478 #define MX6UL_PAD_LCD_RESET__WDOG1_WDOG_ANY       478 #define MX6UL_PAD_LCD_RESET__WDOG1_WDOG_ANY             0x0114 0x03a0 0x0000 4 0
479 #define MX6UL_PAD_LCD_RESET__GPIO3_IO04           479 #define MX6UL_PAD_LCD_RESET__GPIO3_IO04                 0x0114 0x03a0 0x0000 5 0
480 #define MX6UL_PAD_LCD_RESET__ECSPI2_SS3           480 #define MX6UL_PAD_LCD_RESET__ECSPI2_SS3                 0x0114 0x03a0 0x0000 8 0
481 #define MX6UL_PAD_LCD_DATA00__LCDIF_DATA00        481 #define MX6UL_PAD_LCD_DATA00__LCDIF_DATA00              0x0118 0x03a4 0x0000 0 0
482 #define MX6UL_PAD_LCD_DATA00__PWM1_OUT            482 #define MX6UL_PAD_LCD_DATA00__PWM1_OUT                  0x0118 0x03a4 0x0000 1 0
483 #define MX6UL_PAD_LCD_DATA00__CA7_MX6UL_TRACE0    483 #define MX6UL_PAD_LCD_DATA00__CA7_MX6UL_TRACE0          0x0118 0x03a4 0x0000 2 0
484 #define MX6UL_PAD_LCD_DATA00__ENET1_1588_EVENT    484 #define MX6UL_PAD_LCD_DATA00__ENET1_1588_EVENT2_IN      0x0118 0x03a4 0x0000 3 0
485 #define MX6UL_PAD_LCD_DATA00__I2C3_SDA            485 #define MX6UL_PAD_LCD_DATA00__I2C3_SDA                  0x0118 0x03a4 0x05b8 4 2
486 #define MX6UL_PAD_LCD_DATA00__GPIO3_IO05          486 #define MX6UL_PAD_LCD_DATA00__GPIO3_IO05                0x0118 0x03a4 0x0000 5 0
487 #define MX6UL_PAD_LCD_DATA00__SRC_BT_CFG00        487 #define MX6UL_PAD_LCD_DATA00__SRC_BT_CFG00              0x0118 0x03a4 0x0000 6 0
488 #define MX6UL_PAD_LCD_DATA00__SAI1_MCLK           488 #define MX6UL_PAD_LCD_DATA00__SAI1_MCLK                 0x0118 0x03a4 0x05e0 8 1
489 #define MX6UL_PAD_LCD_DATA01__LCDIF_DATA01        489 #define MX6UL_PAD_LCD_DATA01__LCDIF_DATA01              0x011c 0x03a8 0x0000 0 0
490 #define MX6UL_PAD_LCD_DATA01__PWM2_OUT            490 #define MX6UL_PAD_LCD_DATA01__PWM2_OUT                  0x011c 0x03a8 0x0000 1 0
491 #define MX6UL_PAD_LCD_DATA01__CA7_MX6UL_TRACE1    491 #define MX6UL_PAD_LCD_DATA01__CA7_MX6UL_TRACE1          0x011c 0x03a8 0x0000 2 0
492 #define MX6UL_PAD_LCD_DATA01__ENET1_1588_EVENT    492 #define MX6UL_PAD_LCD_DATA01__ENET1_1588_EVENT2_OUT     0x011c 0x03a8 0x0000 3 0
493 #define MX6UL_PAD_LCD_DATA01__I2C3_SCL            493 #define MX6UL_PAD_LCD_DATA01__I2C3_SCL                  0x011c 0x03a8 0x05b4 4 2
494 #define MX6UL_PAD_LCD_DATA01__GPIO3_IO06          494 #define MX6UL_PAD_LCD_DATA01__GPIO3_IO06                0x011c 0x03a8 0x0000 5 0
495 #define MX6UL_PAD_LCD_DATA01__SRC_BT_CFG01        495 #define MX6UL_PAD_LCD_DATA01__SRC_BT_CFG01              0x011c 0x03a8 0x0000 6 0
496 #define MX6UL_PAD_LCD_DATA01__SAI1_TX_SYNC        496 #define MX6UL_PAD_LCD_DATA01__SAI1_TX_SYNC              0x011c 0x03a8 0x05ec 8 0
497 #define MX6UL_PAD_LCD_DATA02__LCDIF_DATA02        497 #define MX6UL_PAD_LCD_DATA02__LCDIF_DATA02              0x0120 0x03ac 0x0000 0 0
498 #define MX6UL_PAD_LCD_DATA02__PWM3_OUT            498 #define MX6UL_PAD_LCD_DATA02__PWM3_OUT                  0x0120 0x03ac 0x0000 1 0
499 #define MX6UL_PAD_LCD_DATA02__CA7_MX6UL_TRACE2    499 #define MX6UL_PAD_LCD_DATA02__CA7_MX6UL_TRACE2          0x0120 0x03ac 0x0000 2 0
500 #define MX6UL_PAD_LCD_DATA02__ENET1_1588_EVENT    500 #define MX6UL_PAD_LCD_DATA02__ENET1_1588_EVENT3_IN      0x0120 0x03ac 0x0000 3 0
501 #define MX6UL_PAD_LCD_DATA02__I2C4_SDA            501 #define MX6UL_PAD_LCD_DATA02__I2C4_SDA                  0x0120 0x03ac 0x05c0 4 2
502 #define MX6UL_PAD_LCD_DATA02__GPIO3_IO07          502 #define MX6UL_PAD_LCD_DATA02__GPIO3_IO07                0x0120 0x03ac 0x0000 5 0
503 #define MX6UL_PAD_LCD_DATA02__SRC_BT_CFG02        503 #define MX6UL_PAD_LCD_DATA02__SRC_BT_CFG02              0x0120 0x03ac 0x0000 6 0
504 #define MX6UL_PAD_LCD_DATA02__SAI1_TX_BCLK        504 #define MX6UL_PAD_LCD_DATA02__SAI1_TX_BCLK              0x0120 0x03ac 0x05e8 8 0
505 #define MX6UL_PAD_LCD_DATA03__LCDIF_DATA03        505 #define MX6UL_PAD_LCD_DATA03__LCDIF_DATA03              0x0124 0x03b0 0x0000 0 0
506 #define MX6UL_PAD_LCD_DATA03__PWM4_OUT            506 #define MX6UL_PAD_LCD_DATA03__PWM4_OUT                  0x0124 0x03b0 0x0000 1 0
507 #define MX6UL_PAD_LCD_DATA03__CA7_MX6UL_TRACE3    507 #define MX6UL_PAD_LCD_DATA03__CA7_MX6UL_TRACE3          0x0124 0x03b0 0x0000 2 0
508 #define MX6UL_PAD_LCD_DATA03__ENET1_1588_EVENT    508 #define MX6UL_PAD_LCD_DATA03__ENET1_1588_EVENT3_OUT     0x0124 0x03b0 0x0000 3 0
509 #define MX6UL_PAD_LCD_DATA03__I2C4_SCL            509 #define MX6UL_PAD_LCD_DATA03__I2C4_SCL                  0x0124 0x03b0 0x05bc 4 2
510 #define MX6UL_PAD_LCD_DATA03__GPIO3_IO08          510 #define MX6UL_PAD_LCD_DATA03__GPIO3_IO08                0x0124 0x03b0 0x0000 5 0
511 #define MX6UL_PAD_LCD_DATA03__SRC_BT_CFG03        511 #define MX6UL_PAD_LCD_DATA03__SRC_BT_CFG03              0x0124 0x03b0 0x0000 6 0
512 #define MX6UL_PAD_LCD_DATA03__SAI1_RX_DATA        512 #define MX6UL_PAD_LCD_DATA03__SAI1_RX_DATA              0x0124 0x03b0 0x05e4 8 0
513 #define MX6UL_PAD_LCD_DATA04__LCDIF_DATA04        513 #define MX6UL_PAD_LCD_DATA04__LCDIF_DATA04              0x0128 0x03b4 0x0000 0 0
514 #define MX6UL_PAD_LCD_DATA04__UART8_DCE_CTS       514 #define MX6UL_PAD_LCD_DATA04__UART8_DCE_CTS             0x0128 0x03b4 0x0000 1 0
515 #define MX6UL_PAD_LCD_DATA04__UART8_DTE_RTS       515 #define MX6UL_PAD_LCD_DATA04__UART8_DTE_RTS             0x0128 0x03b4 0x0658 1 2
516 #define MX6UL_PAD_LCD_DATA04__CA7_MX6UL_TRACE4    516 #define MX6UL_PAD_LCD_DATA04__CA7_MX6UL_TRACE4          0x0128 0x03b4 0x0000 2 0
517 #define MX6UL_PAD_LCD_DATA04__ENET2_1588_EVENT    517 #define MX6UL_PAD_LCD_DATA04__ENET2_1588_EVENT2_IN      0x0128 0x03b4 0x0000 3 0
518 #define MX6UL_PAD_LCD_DATA04__SPDIF_SR_CLK        518 #define MX6UL_PAD_LCD_DATA04__SPDIF_SR_CLK              0x0128 0x03b4 0x0000 4 0
519 #define MX6UL_PAD_LCD_DATA04__GPIO3_IO09          519 #define MX6UL_PAD_LCD_DATA04__GPIO3_IO09                0x0128 0x03b4 0x0000 5 0
520 #define MX6UL_PAD_LCD_DATA04__SRC_BT_CFG04        520 #define MX6UL_PAD_LCD_DATA04__SRC_BT_CFG04              0x0128 0x03b4 0x0000 6 0
521 #define MX6UL_PAD_LCD_DATA04__SAI1_TX_DATA        521 #define MX6UL_PAD_LCD_DATA04__SAI1_TX_DATA              0x0128 0x03b4 0x0000 8 0
522 #define MX6UL_PAD_LCD_DATA05__LCDIF_DATA05        522 #define MX6UL_PAD_LCD_DATA05__LCDIF_DATA05              0x012c 0x03b8 0x0000 0 0
523 #define MX6UL_PAD_LCD_DATA05__UART8_DCE_RTS       523 #define MX6UL_PAD_LCD_DATA05__UART8_DCE_RTS             0x012c 0x03b8 0x0658 1 3
524 #define MX6UL_PAD_LCD_DATA05__UART8_DTE_CTS       524 #define MX6UL_PAD_LCD_DATA05__UART8_DTE_CTS             0x012c 0x03b8 0x0000 1 0
525 #define MX6UL_PAD_LCD_DATA05__CA7_MX6UL_TRACE5    525 #define MX6UL_PAD_LCD_DATA05__CA7_MX6UL_TRACE5          0x012c 0x03b8 0x0000 2 0
526 #define MX6UL_PAD_LCD_DATA05__ENET2_1588_EVENT    526 #define MX6UL_PAD_LCD_DATA05__ENET2_1588_EVENT2_OUT     0x012c 0x03b8 0x0000 3 0
527 #define MX6UL_PAD_LCD_DATA05__SPDIF_OUT           527 #define MX6UL_PAD_LCD_DATA05__SPDIF_OUT                 0x012c 0x03b8 0x0000 4 0
528 #define MX6UL_PAD_LCD_DATA05__GPIO3_IO10          528 #define MX6UL_PAD_LCD_DATA05__GPIO3_IO10                0x012c 0x03b8 0x0000 5 0
529 #define MX6UL_PAD_LCD_DATA05__SRC_BT_CFG05        529 #define MX6UL_PAD_LCD_DATA05__SRC_BT_CFG05              0x012c 0x03b8 0x0000 6 0
530 #define MX6UL_PAD_LCD_DATA05__ECSPI1_SS1          530 #define MX6UL_PAD_LCD_DATA05__ECSPI1_SS1                0x012c 0x03b8 0x0000 8 0
531 #define MX6UL_PAD_LCD_DATA06__LCDIF_DATA06        531 #define MX6UL_PAD_LCD_DATA06__LCDIF_DATA06              0x0130 0x03bc 0x0000 0 0
532 #define MX6UL_PAD_LCD_DATA06__UART7_DCE_CTS       532 #define MX6UL_PAD_LCD_DATA06__UART7_DCE_CTS             0x0130 0x03bc 0x0000 1 0
533 #define MX6UL_PAD_LCD_DATA06__UART7_DTE_RTS       533 #define MX6UL_PAD_LCD_DATA06__UART7_DTE_RTS             0x0130 0x03bc 0x0650 1 2
534 #define MX6UL_PAD_LCD_DATA06__CA7_MX6UL_TRACE6    534 #define MX6UL_PAD_LCD_DATA06__CA7_MX6UL_TRACE6          0x0130 0x03bc 0x0000 2 0
535 #define MX6UL_PAD_LCD_DATA06__ENET2_1588_EVENT    535 #define MX6UL_PAD_LCD_DATA06__ENET2_1588_EVENT3_IN      0x0130 0x03bc 0x0000 3 0
536 #define MX6UL_PAD_LCD_DATA06__SPDIF_LOCK          536 #define MX6UL_PAD_LCD_DATA06__SPDIF_LOCK                0x0130 0x03bc 0x0000 4 0
537 #define MX6UL_PAD_LCD_DATA06__GPIO3_IO11          537 #define MX6UL_PAD_LCD_DATA06__GPIO3_IO11                0x0130 0x03bc 0x0000 5 0
538 #define MX6UL_PAD_LCD_DATA06__SRC_BT_CFG06        538 #define MX6UL_PAD_LCD_DATA06__SRC_BT_CFG06              0x0130 0x03bc 0x0000 6 0
539 #define MX6UL_PAD_LCD_DATA06__ECSPI1_SS2          539 #define MX6UL_PAD_LCD_DATA06__ECSPI1_SS2                0x0130 0x03bc 0x0000 8 0
540 #define MX6UL_PAD_LCD_DATA07__LCDIF_DATA07        540 #define MX6UL_PAD_LCD_DATA07__LCDIF_DATA07              0x0134 0x03c0 0x0000 0 0
541 #define MX6UL_PAD_LCD_DATA07__UART7_DCE_RTS       541 #define MX6UL_PAD_LCD_DATA07__UART7_DCE_RTS             0x0134 0x03c0 0x0650 1 3
542 #define MX6UL_PAD_LCD_DATA07__UART7_DTE_CTS       542 #define MX6UL_PAD_LCD_DATA07__UART7_DTE_CTS             0x0134 0x03c0 0x0000 1 0
543 #define MX6UL_PAD_LCD_DATA07__CA7_MX6UL_TRACE7    543 #define MX6UL_PAD_LCD_DATA07__CA7_MX6UL_TRACE7          0x0134 0x03c0 0x0000 2 0
544 #define MX6UL_PAD_LCD_DATA07__ENET2_1588_EVENT    544 #define MX6UL_PAD_LCD_DATA07__ENET2_1588_EVENT3_OUT     0x0134 0x03c0 0x0000 3 0
545 #define MX6UL_PAD_LCD_DATA07__SPDIF_EXT_CLK       545 #define MX6UL_PAD_LCD_DATA07__SPDIF_EXT_CLK             0x0134 0x03c0 0x061c 4 0
546 #define MX6UL_PAD_LCD_DATA07__GPIO3_IO12          546 #define MX6UL_PAD_LCD_DATA07__GPIO3_IO12                0x0134 0x03c0 0x0000 5 0
547 #define MX6UL_PAD_LCD_DATA07__SRC_BT_CFG07        547 #define MX6UL_PAD_LCD_DATA07__SRC_BT_CFG07              0x0134 0x03c0 0x0000 6 0
548 #define MX6UL_PAD_LCD_DATA07__ECSPI1_SS3          548 #define MX6UL_PAD_LCD_DATA07__ECSPI1_SS3                0x0134 0x03c0 0x0000 8 0
549 #define MX6UL_PAD_LCD_DATA08__LCDIF_DATA08        549 #define MX6UL_PAD_LCD_DATA08__LCDIF_DATA08              0x0138 0x03c4 0x0000 0 0
550 #define MX6UL_PAD_LCD_DATA08__SPDIF_IN            550 #define MX6UL_PAD_LCD_DATA08__SPDIF_IN                  0x0138 0x03c4 0x0618 1 2
551 #define MX6UL_PAD_LCD_DATA08__CA7_MX6UL_TRACE8    551 #define MX6UL_PAD_LCD_DATA08__CA7_MX6UL_TRACE8          0x0138 0x03c4 0x0000 2 0
552 #define MX6UL_PAD_LCD_DATA08__CSI_DATA16          552 #define MX6UL_PAD_LCD_DATA08__CSI_DATA16                0x0138 0x03c4 0x0504 3 1
553 #define MX6UL_PAD_LCD_DATA08__EIM_DATA00          553 #define MX6UL_PAD_LCD_DATA08__EIM_DATA00                0x0138 0x03c4 0x0000 4 0
554 #define MX6UL_PAD_LCD_DATA08__GPIO3_IO13          554 #define MX6UL_PAD_LCD_DATA08__GPIO3_IO13                0x0138 0x03c4 0x0000 5 0
555 #define MX6UL_PAD_LCD_DATA08__SRC_BT_CFG08        555 #define MX6UL_PAD_LCD_DATA08__SRC_BT_CFG08              0x0138 0x03c4 0x0000 6 0
556 #define MX6UL_PAD_LCD_DATA08__FLEXCAN1_TX         556 #define MX6UL_PAD_LCD_DATA08__FLEXCAN1_TX               0x0138 0x03c4 0x0000 8 0
557 #define MX6UL_PAD_LCD_DATA09__LCDIF_DATA09        557 #define MX6UL_PAD_LCD_DATA09__LCDIF_DATA09              0x013c 0x03c8 0x0000 0 0
558 #define MX6UL_PAD_LCD_DATA09__SAI3_MCLK           558 #define MX6UL_PAD_LCD_DATA09__SAI3_MCLK                 0x013c 0x03c8 0x0600 1 1
559 #define MX6UL_PAD_LCD_DATA09__CA7_MX6UL_TRACE9    559 #define MX6UL_PAD_LCD_DATA09__CA7_MX6UL_TRACE9          0x013c 0x03c8 0x0000 2 0
560 #define MX6UL_PAD_LCD_DATA09__CSI_DATA17          560 #define MX6UL_PAD_LCD_DATA09__CSI_DATA17                0x013c 0x03c8 0x0508 3 1
561 #define MX6UL_PAD_LCD_DATA09__EIM_DATA01          561 #define MX6UL_PAD_LCD_DATA09__EIM_DATA01                0x013c 0x03c8 0x0000 4 0
562 #define MX6UL_PAD_LCD_DATA09__GPIO3_IO14          562 #define MX6UL_PAD_LCD_DATA09__GPIO3_IO14                0x013c 0x03c8 0x0000 5 0
563 #define MX6UL_PAD_LCD_DATA09__SRC_BT_CFG09        563 #define MX6UL_PAD_LCD_DATA09__SRC_BT_CFG09              0x013c 0x03c8 0x0000 6 0
564 #define MX6UL_PAD_LCD_DATA09__FLEXCAN1_RX         564 #define MX6UL_PAD_LCD_DATA09__FLEXCAN1_RX               0x013c 0x03c8 0x0584 8 2
565 #define MX6UL_PAD_LCD_DATA10__LCDIF_DATA10        565 #define MX6UL_PAD_LCD_DATA10__LCDIF_DATA10              0x0140 0x03cc 0x0000 0 0
566 #define MX6UL_PAD_LCD_DATA10__SAI3_RX_SYNC        566 #define MX6UL_PAD_LCD_DATA10__SAI3_RX_SYNC              0x0140 0x03cc 0x0000 1 0
567 #define MX6UL_PAD_LCD_DATA10__CA7_MX6UL_TRACE1    567 #define MX6UL_PAD_LCD_DATA10__CA7_MX6UL_TRACE10         0x0140 0x03cc 0x0000 2 0
568 #define MX6UL_PAD_LCD_DATA10__CSI_DATA18          568 #define MX6UL_PAD_LCD_DATA10__CSI_DATA18                0x0140 0x03cc 0x050c 3 1
569 #define MX6UL_PAD_LCD_DATA10__EIM_DATA02          569 #define MX6UL_PAD_LCD_DATA10__EIM_DATA02                0x0140 0x03cc 0x0000 4 0
570 #define MX6UL_PAD_LCD_DATA10__GPIO3_IO15          570 #define MX6UL_PAD_LCD_DATA10__GPIO3_IO15                0x0140 0x03cc 0x0000 5 0
571 #define MX6UL_PAD_LCD_DATA10__SRC_BT_CFG10        571 #define MX6UL_PAD_LCD_DATA10__SRC_BT_CFG10              0x0140 0x03cc 0x0000 6 0
572 #define MX6UL_PAD_LCD_DATA10__FLEXCAN2_TX         572 #define MX6UL_PAD_LCD_DATA10__FLEXCAN2_TX               0x0140 0x03cc 0x0000 8 0
573 #define MX6UL_PAD_LCD_DATA11__LCDIF_DATA11        573 #define MX6UL_PAD_LCD_DATA11__LCDIF_DATA11              0x0144 0x03d0 0x0000 0 0
574 #define MX6UL_PAD_LCD_DATA11__SAI3_RX_BCLK        574 #define MX6UL_PAD_LCD_DATA11__SAI3_RX_BCLK              0x0144 0x03d0 0x0000 1 0
575 #define MX6UL_PAD_LCD_DATA11__CA7_MX6UL_TRACE1    575 #define MX6UL_PAD_LCD_DATA11__CA7_MX6UL_TRACE11         0x0144 0x03d0 0x0000 2 0
576 #define MX6UL_PAD_LCD_DATA11__CSI_DATA19          576 #define MX6UL_PAD_LCD_DATA11__CSI_DATA19                0x0144 0x03d0 0x0510 3 1
577 #define MX6UL_PAD_LCD_DATA11__EIM_DATA03          577 #define MX6UL_PAD_LCD_DATA11__EIM_DATA03                0x0144 0x03d0 0x0000 4 0
578 #define MX6UL_PAD_LCD_DATA11__GPIO3_IO16          578 #define MX6UL_PAD_LCD_DATA11__GPIO3_IO16                0x0144 0x03d0 0x0000 5 0
579 #define MX6UL_PAD_LCD_DATA11__SRC_BT_CFG11        579 #define MX6UL_PAD_LCD_DATA11__SRC_BT_CFG11              0x0144 0x03d0 0x0000 6 0
580 #define MX6UL_PAD_LCD_DATA11__FLEXCAN2_RX         580 #define MX6UL_PAD_LCD_DATA11__FLEXCAN2_RX               0x0144 0x03d0 0x0588 8 2
581 #define MX6UL_PAD_LCD_DATA12__LCDIF_DATA12        581 #define MX6UL_PAD_LCD_DATA12__LCDIF_DATA12              0x0148 0x03d4 0x0000 0 0
582 #define MX6UL_PAD_LCD_DATA12__SAI3_TX_SYNC        582 #define MX6UL_PAD_LCD_DATA12__SAI3_TX_SYNC              0x0148 0x03d4 0x060c 1 1
583 #define MX6UL_PAD_LCD_DATA12__CA7_MX6UL_TRACE1    583 #define MX6UL_PAD_LCD_DATA12__CA7_MX6UL_TRACE12         0x0148 0x03d4 0x0000 2 0
584 #define MX6UL_PAD_LCD_DATA12__CSI_DATA20          584 #define MX6UL_PAD_LCD_DATA12__CSI_DATA20                0x0148 0x03d4 0x0514 3 1
585 #define MX6UL_PAD_LCD_DATA12__EIM_DATA04          585 #define MX6UL_PAD_LCD_DATA12__EIM_DATA04                0x0148 0x03d4 0x0000 4 0
586 #define MX6UL_PAD_LCD_DATA12__GPIO3_IO17          586 #define MX6UL_PAD_LCD_DATA12__GPIO3_IO17                0x0148 0x03d4 0x0000 5 0
587 #define MX6UL_PAD_LCD_DATA12__SRC_BT_CFG12        587 #define MX6UL_PAD_LCD_DATA12__SRC_BT_CFG12              0x0148 0x03d4 0x0000 6 0
588 #define MX6UL_PAD_LCD_DATA12__ECSPI1_RDY          588 #define MX6UL_PAD_LCD_DATA12__ECSPI1_RDY                0x0148 0x03d4 0x0000 8 0
589 #define MX6UL_PAD_LCD_DATA13__LCDIF_DATA13        589 #define MX6UL_PAD_LCD_DATA13__LCDIF_DATA13              0x014c 0x03d8 0x0000 0 0
590 #define MX6UL_PAD_LCD_DATA13__SAI3_TX_BCLK        590 #define MX6UL_PAD_LCD_DATA13__SAI3_TX_BCLK              0x014c 0x03d8 0x0608 1 1
591 #define MX6UL_PAD_LCD_DATA13__CA7_MX6UL_TRACE1    591 #define MX6UL_PAD_LCD_DATA13__CA7_MX6UL_TRACE13         0x014c 0x03d8 0x0000 2 0
592 #define MX6UL_PAD_LCD_DATA13__CSI_DATA21          592 #define MX6UL_PAD_LCD_DATA13__CSI_DATA21                0x014c 0x03d8 0x0518 3 1
593 #define MX6UL_PAD_LCD_DATA13__EIM_DATA05          593 #define MX6UL_PAD_LCD_DATA13__EIM_DATA05                0x014c 0x03d8 0x0000 4 0
594 #define MX6UL_PAD_LCD_DATA13__GPIO3_IO18          594 #define MX6UL_PAD_LCD_DATA13__GPIO3_IO18                0x014c 0x03d8 0x0000 5 0
595 #define MX6UL_PAD_LCD_DATA13__SRC_BT_CFG13        595 #define MX6UL_PAD_LCD_DATA13__SRC_BT_CFG13              0x014c 0x03d8 0x0000 6 0
596 #define MX6UL_PAD_LCD_DATA13__USDHC2_RESET_B      596 #define MX6UL_PAD_LCD_DATA13__USDHC2_RESET_B            0x014c 0x03d8 0x0000 8 0
597 #define MX6UL_PAD_LCD_DATA14__LCDIF_DATA14        597 #define MX6UL_PAD_LCD_DATA14__LCDIF_DATA14              0x0150 0x03dc 0x0000 0 0
598 #define MX6UL_PAD_LCD_DATA14__SAI3_RX_DATA        598 #define MX6UL_PAD_LCD_DATA14__SAI3_RX_DATA              0x0150 0x03dc 0x0604 1 1
599 #define MX6UL_PAD_LCD_DATA14__CA7_MX6UL_TRACE1    599 #define MX6UL_PAD_LCD_DATA14__CA7_MX6UL_TRACE14         0x0150 0x03dc 0x0000 2 0
600 #define MX6UL_PAD_LCD_DATA14__CSI_DATA22          600 #define MX6UL_PAD_LCD_DATA14__CSI_DATA22                0x0150 0x03dc 0x051c 3 1
601 #define MX6UL_PAD_LCD_DATA14__EIM_DATA06          601 #define MX6UL_PAD_LCD_DATA14__EIM_DATA06                0x0150 0x03dc 0x0000 4 0
602 #define MX6UL_PAD_LCD_DATA14__GPIO3_IO19          602 #define MX6UL_PAD_LCD_DATA14__GPIO3_IO19                0x0150 0x03dc 0x0000 5 0
603 #define MX6UL_PAD_LCD_DATA14__SRC_BT_CFG14        603 #define MX6UL_PAD_LCD_DATA14__SRC_BT_CFG14              0x0150 0x03dc 0x0000 6 0
604 #define MX6UL_PAD_LCD_DATA14__USDHC2_DATA4        604 #define MX6UL_PAD_LCD_DATA14__USDHC2_DATA4              0x0150 0x03dc 0x068c 8 0
605 #define MX6UL_PAD_LCD_DATA15__LCDIF_DATA15        605 #define MX6UL_PAD_LCD_DATA15__LCDIF_DATA15              0x0154 0x03e0 0x0000 0 0
606 #define MX6UL_PAD_LCD_DATA15__SAI3_TX_DATA        606 #define MX6UL_PAD_LCD_DATA15__SAI3_TX_DATA              0x0154 0x03e0 0x0000 1 0
607 #define MX6UL_PAD_LCD_DATA15__CA7_MX6UL_TRACE1    607 #define MX6UL_PAD_LCD_DATA15__CA7_MX6UL_TRACE15         0x0154 0x03e0 0x0000 2 0
608 #define MX6UL_PAD_LCD_DATA15__CSI_DATA23          608 #define MX6UL_PAD_LCD_DATA15__CSI_DATA23                0x0154 0x03e0 0x0520 3 1
609 #define MX6UL_PAD_LCD_DATA15__EIM_DATA07          609 #define MX6UL_PAD_LCD_DATA15__EIM_DATA07                0x0154 0x03e0 0x0000 4 0
610 #define MX6UL_PAD_LCD_DATA15__GPIO3_IO20          610 #define MX6UL_PAD_LCD_DATA15__GPIO3_IO20                0x0154 0x03e0 0x0000 5 0
611 #define MX6UL_PAD_LCD_DATA15__SRC_BT_CFG15        611 #define MX6UL_PAD_LCD_DATA15__SRC_BT_CFG15              0x0154 0x03e0 0x0000 6 0
612 #define MX6UL_PAD_LCD_DATA15__USDHC2_DATA5        612 #define MX6UL_PAD_LCD_DATA15__USDHC2_DATA5              0x0154 0x03e0 0x0690 8 0
613 #define MX6UL_PAD_LCD_DATA16__LCDIF_DATA16        613 #define MX6UL_PAD_LCD_DATA16__LCDIF_DATA16              0x0158 0x03e4 0x0000 0 0
614 #define MX6UL_PAD_LCD_DATA16__UART7_DCE_TX        614 #define MX6UL_PAD_LCD_DATA16__UART7_DCE_TX              0x0158 0x03e4 0x0000 1 0
615 #define MX6UL_PAD_LCD_DATA16__UART7_DTE_RX        615 #define MX6UL_PAD_LCD_DATA16__UART7_DTE_RX              0x0158 0x03e4 0x0654 1 2
616 #define MX6UL_PAD_LCD_DATA16__CA7_MX6UL_TRACE_    616 #define MX6UL_PAD_LCD_DATA16__CA7_MX6UL_TRACE_CLK       0x0158 0x03e4 0x0000 2 0
617 #define MX6UL_PAD_LCD_DATA16__CSI_DATA01          617 #define MX6UL_PAD_LCD_DATA16__CSI_DATA01                0x0158 0x03e4 0x04d4 3 1
618 #define MX6UL_PAD_LCD_DATA16__EIM_DATA08          618 #define MX6UL_PAD_LCD_DATA16__EIM_DATA08                0x0158 0x03e4 0x0000 4 0
619 #define MX6UL_PAD_LCD_DATA16__GPIO3_IO21          619 #define MX6UL_PAD_LCD_DATA16__GPIO3_IO21                0x0158 0x03e4 0x0000 5 0
620 #define MX6UL_PAD_LCD_DATA16__SRC_BT_CFG24        620 #define MX6UL_PAD_LCD_DATA16__SRC_BT_CFG24              0x0158 0x03e4 0x0000 6 0
621 #define MX6UL_PAD_LCD_DATA16__USDHC2_DATA6        621 #define MX6UL_PAD_LCD_DATA16__USDHC2_DATA6              0x0158 0x03e4 0x0694 8 0
622 #define MX6UL_PAD_LCD_DATA17__LCDIF_DATA17        622 #define MX6UL_PAD_LCD_DATA17__LCDIF_DATA17              0x015c 0x03e8 0x0000 0 0
623 #define MX6UL_PAD_LCD_DATA17__UART7_DCE_RX        623 #define MX6UL_PAD_LCD_DATA17__UART7_DCE_RX              0x015c 0x03e8 0x0654 1 3
624 #define MX6UL_PAD_LCD_DATA17__UART7_DTE_TX        624 #define MX6UL_PAD_LCD_DATA17__UART7_DTE_TX              0x015c 0x03e8 0x0000 1 0
625 #define MX6UL_PAD_LCD_DATA17__CA7_MX6UL_TRACE_    625 #define MX6UL_PAD_LCD_DATA17__CA7_MX6UL_TRACE_CTL       0x015c 0x03e8 0x0000 2 0
626 #define MX6UL_PAD_LCD_DATA17__CSI_DATA00          626 #define MX6UL_PAD_LCD_DATA17__CSI_DATA00                0x015c 0x03e8 0x04d0 3 1
627 #define MX6UL_PAD_LCD_DATA17__EIM_DATA09          627 #define MX6UL_PAD_LCD_DATA17__EIM_DATA09                0x015c 0x03e8 0x0000 4 0
628 #define MX6UL_PAD_LCD_DATA17__GPIO3_IO22          628 #define MX6UL_PAD_LCD_DATA17__GPIO3_IO22                0x015c 0x03e8 0x0000 5 0
629 #define MX6UL_PAD_LCD_DATA17__SRC_BT_CFG25        629 #define MX6UL_PAD_LCD_DATA17__SRC_BT_CFG25              0x015c 0x03e8 0x0000 6 0
630 #define MX6UL_PAD_LCD_DATA17__USDHC2_DATA7        630 #define MX6UL_PAD_LCD_DATA17__USDHC2_DATA7              0x015c 0x03e8 0x0698 8 0
631 #define MX6UL_PAD_LCD_DATA18__LCDIF_DATA18        631 #define MX6UL_PAD_LCD_DATA18__LCDIF_DATA18              0x0160 0x03ec 0x0000 0 0
632 #define MX6UL_PAD_LCD_DATA18__PWM5_OUT            632 #define MX6UL_PAD_LCD_DATA18__PWM5_OUT                  0x0160 0x03ec 0x0000 1 0
633 #define MX6UL_PAD_LCD_DATA18__CA7_MX6UL_EVENTO    633 #define MX6UL_PAD_LCD_DATA18__CA7_MX6UL_EVENTO          0x0160 0x03ec 0x0000 2 0
634 #define MX6UL_PAD_LCD_DATA18__CSI_DATA10          634 #define MX6UL_PAD_LCD_DATA18__CSI_DATA10                0x0160 0x03ec 0x04ec 3 1
635 #define MX6UL_PAD_LCD_DATA18__EIM_DATA10          635 #define MX6UL_PAD_LCD_DATA18__EIM_DATA10                0x0160 0x03ec 0x0000 4 0
636 #define MX6UL_PAD_LCD_DATA18__GPIO3_IO23          636 #define MX6UL_PAD_LCD_DATA18__GPIO3_IO23                0x0160 0x03ec 0x0000 5 0
637 #define MX6UL_PAD_LCD_DATA18__SRC_BT_CFG26        637 #define MX6UL_PAD_LCD_DATA18__SRC_BT_CFG26              0x0160 0x03ec 0x0000 6 0
638 #define MX6UL_PAD_LCD_DATA18__USDHC2_CMD          638 #define MX6UL_PAD_LCD_DATA18__USDHC2_CMD                0x0160 0x03ec 0x0678 8 1
639 #define MX6UL_PAD_LCD_DATA19__EIM_DATA11          639 #define MX6UL_PAD_LCD_DATA19__EIM_DATA11                0x0164 0x03f0 0x0000 4 0
640 #define MX6UL_PAD_LCD_DATA19__GPIO3_IO24          640 #define MX6UL_PAD_LCD_DATA19__GPIO3_IO24                0x0164 0x03f0 0x0000 5 0
641 #define MX6UL_PAD_LCD_DATA19__SRC_BT_CFG27        641 #define MX6UL_PAD_LCD_DATA19__SRC_BT_CFG27              0x0164 0x03f0 0x0000 6 0
642 #define MX6UL_PAD_LCD_DATA19__USDHC2_CLK          642 #define MX6UL_PAD_LCD_DATA19__USDHC2_CLK                0x0164 0x03f0 0x0670 8 1
643 #define MX6UL_PAD_LCD_DATA19__LCDIF_DATA19        643 #define MX6UL_PAD_LCD_DATA19__LCDIF_DATA19              0x0164 0x03f0 0x0000 0 0
644 #define MX6UL_PAD_LCD_DATA19__PWM6_OUT            644 #define MX6UL_PAD_LCD_DATA19__PWM6_OUT                  0x0164 0x03f0 0x0000 1 0
645 #define MX6UL_PAD_LCD_DATA19__WDOG1_WDOG_ANY      645 #define MX6UL_PAD_LCD_DATA19__WDOG1_WDOG_ANY            0x0164 0x03f0 0x0000 2 0
646 #define MX6UL_PAD_LCD_DATA19__CSI_DATA11          646 #define MX6UL_PAD_LCD_DATA19__CSI_DATA11                0x0164 0x03f0 0x04f0 3 1
647 #define MX6UL_PAD_LCD_DATA20__EIM_DATA12          647 #define MX6UL_PAD_LCD_DATA20__EIM_DATA12                0x0168 0x03f4 0x0000 4 0
648 #define MX6UL_PAD_LCD_DATA20__GPIO3_IO25          648 #define MX6UL_PAD_LCD_DATA20__GPIO3_IO25                0x0168 0x03f4 0x0000 5 0
649 #define MX6UL_PAD_LCD_DATA20__SRC_BT_CFG28        649 #define MX6UL_PAD_LCD_DATA20__SRC_BT_CFG28              0x0168 0x03f4 0x0000 6 0
650 #define MX6UL_PAD_LCD_DATA20__USDHC2_DATA0        650 #define MX6UL_PAD_LCD_DATA20__USDHC2_DATA0              0x0168 0x03f4 0x067c 8 1
651 #define MX6UL_PAD_LCD_DATA20__LCDIF_DATA20        651 #define MX6UL_PAD_LCD_DATA20__LCDIF_DATA20              0x0168 0x03f4 0x0000 0 0
652 #define MX6UL_PAD_LCD_DATA20__UART8_DCE_TX        652 #define MX6UL_PAD_LCD_DATA20__UART8_DCE_TX              0x0168 0x03f4 0x0000 1 0
653 #define MX6UL_PAD_LCD_DATA20__UART8_DTE_RX        653 #define MX6UL_PAD_LCD_DATA20__UART8_DTE_RX              0x0168 0x03f4 0x065c 1 2
654 #define MX6UL_PAD_LCD_DATA20__ECSPI1_SCLK         654 #define MX6UL_PAD_LCD_DATA20__ECSPI1_SCLK               0x0168 0x03f4 0x0534 2 0
655 #define MX6UL_PAD_LCD_DATA20__CSI_DATA12          655 #define MX6UL_PAD_LCD_DATA20__CSI_DATA12                0x0168 0x03f4 0x04f4 3 1
656 #define MX6UL_PAD_LCD_DATA21__LCDIF_DATA21        656 #define MX6UL_PAD_LCD_DATA21__LCDIF_DATA21              0x016c 0x03f8 0x0000 0 0
657 #define MX6UL_PAD_LCD_DATA21__UART8_DCE_RX        657 #define MX6UL_PAD_LCD_DATA21__UART8_DCE_RX              0x016c 0x03f8 0x065c 1 3
658 #define MX6UL_PAD_LCD_DATA21__UART8_DTE_TX        658 #define MX6UL_PAD_LCD_DATA21__UART8_DTE_TX              0x016c 0x03f8 0x0000 1 0
659 #define MX6UL_PAD_LCD_DATA21__ECSPI1_SS0          659 #define MX6UL_PAD_LCD_DATA21__ECSPI1_SS0                0x016c 0x03f8 0x0540 2 0
660 #define MX6UL_PAD_LCD_DATA21__CSI_DATA13          660 #define MX6UL_PAD_LCD_DATA21__CSI_DATA13                0x016c 0x03f8 0x04f8 3 1
661 #define MX6UL_PAD_LCD_DATA21__EIM_DATA13          661 #define MX6UL_PAD_LCD_DATA21__EIM_DATA13                0x016c 0x03f8 0x0000 4 0
662 #define MX6UL_PAD_LCD_DATA21__GPIO3_IO26          662 #define MX6UL_PAD_LCD_DATA21__GPIO3_IO26                0x016c 0x03f8 0x0000 5 0
663 #define MX6UL_PAD_LCD_DATA21__SRC_BT_CFG29        663 #define MX6UL_PAD_LCD_DATA21__SRC_BT_CFG29              0x016c 0x03f8 0x0000 6 0
664 #define MX6UL_PAD_LCD_DATA21__USDHC2_DATA1        664 #define MX6UL_PAD_LCD_DATA21__USDHC2_DATA1              0x016c 0x03f8 0x0680 8 1
665 #define MX6UL_PAD_LCD_DATA22__LCDIF_DATA22        665 #define MX6UL_PAD_LCD_DATA22__LCDIF_DATA22              0x0170 0x03fc 0x0000 0 0
666 #define MX6UL_PAD_LCD_DATA22__MQS_RIGHT           666 #define MX6UL_PAD_LCD_DATA22__MQS_RIGHT                 0x0170 0x03fc 0x0000 1 0
667 #define MX6UL_PAD_LCD_DATA22__ECSPI1_MOSI         667 #define MX6UL_PAD_LCD_DATA22__ECSPI1_MOSI               0x0170 0x03fc 0x053c 2 0
668 #define MX6UL_PAD_LCD_DATA22__CSI_DATA14          668 #define MX6UL_PAD_LCD_DATA22__CSI_DATA14                0x0170 0x03fc 0x04fc 3 1
669 #define MX6UL_PAD_LCD_DATA22__EIM_DATA14          669 #define MX6UL_PAD_LCD_DATA22__EIM_DATA14                0x0170 0x03fc 0x0000 4 0
670 #define MX6UL_PAD_LCD_DATA22__GPIO3_IO27          670 #define MX6UL_PAD_LCD_DATA22__GPIO3_IO27                0x0170 0x03fc 0x0000 5 0
671 #define MX6UL_PAD_LCD_DATA22__SRC_BT_CFG30        671 #define MX6UL_PAD_LCD_DATA22__SRC_BT_CFG30              0x0170 0x03fc 0x0000 6 0
672 #define MX6UL_PAD_LCD_DATA22__USDHC2_DATA2        672 #define MX6UL_PAD_LCD_DATA22__USDHC2_DATA2              0x0170 0x03fc 0x0684 8 0
673 #define MX6UL_PAD_LCD_DATA23__LCDIF_DATA23        673 #define MX6UL_PAD_LCD_DATA23__LCDIF_DATA23              0x0174 0x0400 0x0000 0 0
674 #define MX6UL_PAD_LCD_DATA23__MQS_LEFT            674 #define MX6UL_PAD_LCD_DATA23__MQS_LEFT                  0x0174 0x0400 0x0000 1 0
675 #define MX6UL_PAD_LCD_DATA23__ECSPI1_MISO         675 #define MX6UL_PAD_LCD_DATA23__ECSPI1_MISO               0x0174 0x0400 0x0538 2 0
676 #define MX6UL_PAD_LCD_DATA23__CSI_DATA15          676 #define MX6UL_PAD_LCD_DATA23__CSI_DATA15                0x0174 0x0400 0x0500 3 1
677 #define MX6UL_PAD_LCD_DATA23__EIM_DATA15          677 #define MX6UL_PAD_LCD_DATA23__EIM_DATA15                0x0174 0x0400 0x0000 4 0
678 #define MX6UL_PAD_LCD_DATA23__GPIO3_IO28          678 #define MX6UL_PAD_LCD_DATA23__GPIO3_IO28                0x0174 0x0400 0x0000 5 0
679 #define MX6UL_PAD_LCD_DATA23__SRC_BT_CFG31        679 #define MX6UL_PAD_LCD_DATA23__SRC_BT_CFG31              0x0174 0x0400 0x0000 6 0
680 #define MX6UL_PAD_LCD_DATA23__USDHC2_DATA3        680 #define MX6UL_PAD_LCD_DATA23__USDHC2_DATA3              0x0174 0x0400 0x0688 8 1
681 #define MX6UL_PAD_NAND_RE_B__RAWNAND_RE_B         681 #define MX6UL_PAD_NAND_RE_B__RAWNAND_RE_B               0x0178 0x0404 0x0000 0 0
682 #define MX6UL_PAD_NAND_RE_B__USDHC2_CLK           682 #define MX6UL_PAD_NAND_RE_B__USDHC2_CLK                 0x0178 0x0404 0x0670 1 2
683 #define MX6UL_PAD_NAND_RE_B__QSPI_B_SCLK          683 #define MX6UL_PAD_NAND_RE_B__QSPI_B_SCLK                0x0178 0x0404 0x0000 2 0
684 #define MX6UL_PAD_NAND_RE_B__KPP_ROW00            684 #define MX6UL_PAD_NAND_RE_B__KPP_ROW00                  0x0178 0x0404 0x05d0 3 1
685 #define MX6UL_PAD_NAND_RE_B__EIM_EB_B00           685 #define MX6UL_PAD_NAND_RE_B__EIM_EB_B00                 0x0178 0x0404 0x0000 4 0
686 #define MX6UL_PAD_NAND_RE_B__GPIO4_IO00           686 #define MX6UL_PAD_NAND_RE_B__GPIO4_IO00                 0x0178 0x0404 0x0000 5 0
687 #define MX6UL_PAD_NAND_RE_B__ECSPI3_SS2           687 #define MX6UL_PAD_NAND_RE_B__ECSPI3_SS2                 0x0178 0x0404 0x0000 8 0
688 #define MX6UL_PAD_NAND_WE_B__RAWNAND_WE_B         688 #define MX6UL_PAD_NAND_WE_B__RAWNAND_WE_B               0x017c 0x0408 0x0000 0 0
689 #define MX6UL_PAD_NAND_WE_B__USDHC2_CMD           689 #define MX6UL_PAD_NAND_WE_B__USDHC2_CMD                 0x017c 0x0408 0x0678 1 2
690 #define MX6UL_PAD_NAND_WE_B__QSPI_B_SS0_B         690 #define MX6UL_PAD_NAND_WE_B__QSPI_B_SS0_B               0x017c 0x0408 0x0000 2 0
691 #define MX6UL_PAD_NAND_WE_B__KPP_COL00            691 #define MX6UL_PAD_NAND_WE_B__KPP_COL00                  0x017c 0x0408 0x05c4 3 1
692 #define MX6UL_PAD_NAND_WE_B__EIM_EB_B01           692 #define MX6UL_PAD_NAND_WE_B__EIM_EB_B01                 0x017c 0x0408 0x0000 4 0
693 #define MX6UL_PAD_NAND_WE_B__GPIO4_IO01           693 #define MX6UL_PAD_NAND_WE_B__GPIO4_IO01                 0x017c 0x0408 0x0000 5 0
694 #define MX6UL_PAD_NAND_WE_B__ECSPI3_SS3           694 #define MX6UL_PAD_NAND_WE_B__ECSPI3_SS3                 0x017c 0x0408 0x0000 8 0
695 #define MX6UL_PAD_NAND_DATA00__RAWNAND_DATA00     695 #define MX6UL_PAD_NAND_DATA00__RAWNAND_DATA00           0x0180 0x040c 0x0000 0 0
696 #define MX6UL_PAD_NAND_DATA00__USDHC2_DATA0       696 #define MX6UL_PAD_NAND_DATA00__USDHC2_DATA0             0x0180 0x040c 0x067c 1 2
697 #define MX6UL_PAD_NAND_DATA00__QSPI_B_SS1_B       697 #define MX6UL_PAD_NAND_DATA00__QSPI_B_SS1_B             0x0180 0x040c 0x0000 2 0
698 #define MX6UL_PAD_NAND_DATA00__KPP_ROW01          698 #define MX6UL_PAD_NAND_DATA00__KPP_ROW01                0x0180 0x040c 0x05d4 3 1
699 #define MX6UL_PAD_NAND_DATA00__EIM_AD08           699 #define MX6UL_PAD_NAND_DATA00__EIM_AD08                 0x0180 0x040c 0x0000 4 0
700 #define MX6UL_PAD_NAND_DATA00__GPIO4_IO02         700 #define MX6UL_PAD_NAND_DATA00__GPIO4_IO02               0x0180 0x040c 0x0000 5 0
701 #define MX6UL_PAD_NAND_DATA00__ECSPI4_RDY         701 #define MX6UL_PAD_NAND_DATA00__ECSPI4_RDY               0x0180 0x040c 0x0000 8 0
702 #define MX6UL_PAD_NAND_DATA01__RAWNAND_DATA01     702 #define MX6UL_PAD_NAND_DATA01__RAWNAND_DATA01           0x0184 0x0410 0x0000 0 0
703 #define MX6UL_PAD_NAND_DATA01__USDHC2_DATA1       703 #define MX6UL_PAD_NAND_DATA01__USDHC2_DATA1             0x0184 0x0410 0x0680 1 2
704 #define MX6UL_PAD_NAND_DATA01__QSPI_B_DQS         704 #define MX6UL_PAD_NAND_DATA01__QSPI_B_DQS               0x0184 0x0410 0x0000 2 0
705 #define MX6UL_PAD_NAND_DATA01__KPP_COL01          705 #define MX6UL_PAD_NAND_DATA01__KPP_COL01                0x0184 0x0410 0x05c8 3 1
706 #define MX6UL_PAD_NAND_DATA01__EIM_AD09           706 #define MX6UL_PAD_NAND_DATA01__EIM_AD09                 0x0184 0x0410 0x0000 4 0
707 #define MX6UL_PAD_NAND_DATA01__GPIO4_IO03         707 #define MX6UL_PAD_NAND_DATA01__GPIO4_IO03               0x0184 0x0410 0x0000 5 0
708 #define MX6UL_PAD_NAND_DATA01__ECSPI4_SS1         708 #define MX6UL_PAD_NAND_DATA01__ECSPI4_SS1               0x0184 0x0410 0x0000 8 0
709 #define MX6UL_PAD_NAND_DATA02__RAWNAND_DATA02     709 #define MX6UL_PAD_NAND_DATA02__RAWNAND_DATA02           0x0188 0x0414 0x0000 0 0
710 #define MX6UL_PAD_NAND_DATA02__USDHC2_DATA2       710 #define MX6UL_PAD_NAND_DATA02__USDHC2_DATA2             0x0188 0x0414 0x0684 1 1
711 #define MX6UL_PAD_NAND_DATA02__QSPI_B_DATA00      711 #define MX6UL_PAD_NAND_DATA02__QSPI_B_DATA00            0x0188 0x0414 0x0000 2 0
712 #define MX6UL_PAD_NAND_DATA02__KPP_ROW02          712 #define MX6UL_PAD_NAND_DATA02__KPP_ROW02                0x0188 0x0414 0x05d8 3 1
713 #define MX6UL_PAD_NAND_DATA02__EIM_AD10           713 #define MX6UL_PAD_NAND_DATA02__EIM_AD10                 0x0188 0x0414 0x0000 4 0
714 #define MX6UL_PAD_NAND_DATA02__GPIO4_IO04         714 #define MX6UL_PAD_NAND_DATA02__GPIO4_IO04               0x0188 0x0414 0x0000 5 0
715 #define MX6UL_PAD_NAND_DATA02__ECSPI4_SS2         715 #define MX6UL_PAD_NAND_DATA02__ECSPI4_SS2               0x0188 0x0414 0x0000 8 0
716 #define MX6UL_PAD_NAND_DATA03__RAWNAND_DATA03     716 #define MX6UL_PAD_NAND_DATA03__RAWNAND_DATA03           0x018c 0x0418 0x0000 0 0
717 #define MX6UL_PAD_NAND_DATA03__USDHC2_DATA3       717 #define MX6UL_PAD_NAND_DATA03__USDHC2_DATA3             0x018c 0x0418 0x0688 1 2
718 #define MX6UL_PAD_NAND_DATA03__QSPI_B_DATA01      718 #define MX6UL_PAD_NAND_DATA03__QSPI_B_DATA01            0x018c 0x0418 0x0000 2 0
719 #define MX6UL_PAD_NAND_DATA03__KPP_COL02          719 #define MX6UL_PAD_NAND_DATA03__KPP_COL02                0x018c 0x0418 0x05cc 3 1
720 #define MX6UL_PAD_NAND_DATA03__EIM_AD11           720 #define MX6UL_PAD_NAND_DATA03__EIM_AD11                 0x018c 0x0418 0x0000 4 0
721 #define MX6UL_PAD_NAND_DATA03__GPIO4_IO05         721 #define MX6UL_PAD_NAND_DATA03__GPIO4_IO05               0x018c 0x0418 0x0000 5 0
722 #define MX6UL_PAD_NAND_DATA03__ECSPI4_SS3         722 #define MX6UL_PAD_NAND_DATA03__ECSPI4_SS3               0x018c 0x0418 0x0000 8 0
723 #define MX6UL_PAD_NAND_DATA04__RAWNAND_DATA04     723 #define MX6UL_PAD_NAND_DATA04__RAWNAND_DATA04           0x0190 0x041c 0x0000 0 0
724 #define MX6UL_PAD_NAND_DATA04__USDHC2_DATA4       724 #define MX6UL_PAD_NAND_DATA04__USDHC2_DATA4             0x0190 0x041c 0x068c 1 1
725 #define MX6UL_PAD_NAND_DATA04__QSPI_B_DATA02      725 #define MX6UL_PAD_NAND_DATA04__QSPI_B_DATA02            0x0190 0x041c 0x0000 2 0
726 #define MX6UL_PAD_NAND_DATA04__ECSPI4_SCLK        726 #define MX6UL_PAD_NAND_DATA04__ECSPI4_SCLK              0x0190 0x041c 0x0564 3 1
727 #define MX6UL_PAD_NAND_DATA04__EIM_AD12           727 #define MX6UL_PAD_NAND_DATA04__EIM_AD12                 0x0190 0x041c 0x0000 4 0
728 #define MX6UL_PAD_NAND_DATA04__GPIO4_IO06         728 #define MX6UL_PAD_NAND_DATA04__GPIO4_IO06               0x0190 0x041c 0x0000 5 0
729 #define MX6UL_PAD_NAND_DATA04__UART2_DCE_TX       729 #define MX6UL_PAD_NAND_DATA04__UART2_DCE_TX             0x0190 0x041c 0x0000 8 0
730 #define MX6UL_PAD_NAND_DATA04__UART2_DTE_RX       730 #define MX6UL_PAD_NAND_DATA04__UART2_DTE_RX             0x0190 0x041c 0x062c 8 2
731 #define MX6UL_PAD_NAND_DATA05__RAWNAND_DATA05     731 #define MX6UL_PAD_NAND_DATA05__RAWNAND_DATA05           0x0194 0x0420 0x0000 0 0
732 #define MX6UL_PAD_NAND_DATA05__USDHC2_DATA5       732 #define MX6UL_PAD_NAND_DATA05__USDHC2_DATA5             0x0194 0x0420 0x0690 1 1
733 #define MX6UL_PAD_NAND_DATA05__QSPI_B_DATA03      733 #define MX6UL_PAD_NAND_DATA05__QSPI_B_DATA03            0x0194 0x0420 0x0000 2 0
734 #define MX6UL_PAD_NAND_DATA05__ECSPI4_MOSI        734 #define MX6UL_PAD_NAND_DATA05__ECSPI4_MOSI              0x0194 0x0420 0x056c 3 1
735 #define MX6UL_PAD_NAND_DATA05__EIM_AD13           735 #define MX6UL_PAD_NAND_DATA05__EIM_AD13                 0x0194 0x0420 0x0000 4 0
736 #define MX6UL_PAD_NAND_DATA05__GPIO4_IO07         736 #define MX6UL_PAD_NAND_DATA05__GPIO4_IO07               0x0194 0x0420 0x0000 5 0
737 #define MX6UL_PAD_NAND_DATA05__UART2_DCE_RX       737 #define MX6UL_PAD_NAND_DATA05__UART2_DCE_RX             0x0194 0x0420 0x062c 8 3
738 #define MX6UL_PAD_NAND_DATA05__UART2_DTE_TX       738 #define MX6UL_PAD_NAND_DATA05__UART2_DTE_TX             0x0194 0x0420 0x0000 8 0
739 #define MX6UL_PAD_NAND_DATA06__RAWNAND_DATA06     739 #define MX6UL_PAD_NAND_DATA06__RAWNAND_DATA06           0x0198 0x0424 0x0000 0 0
740 #define MX6UL_PAD_NAND_DATA06__USDHC2_DATA6       740 #define MX6UL_PAD_NAND_DATA06__USDHC2_DATA6             0x0198 0x0424 0x0694 1 1
741 #define MX6UL_PAD_NAND_DATA06__SAI2_RX_BCLK       741 #define MX6UL_PAD_NAND_DATA06__SAI2_RX_BCLK             0x0198 0x0424 0x0000 2 0
742 #define MX6UL_PAD_NAND_DATA06__ECSPI4_MISO        742 #define MX6UL_PAD_NAND_DATA06__ECSPI4_MISO              0x0198 0x0424 0x0568 3 1
743 #define MX6UL_PAD_NAND_DATA06__EIM_AD14           743 #define MX6UL_PAD_NAND_DATA06__EIM_AD14                 0x0198 0x0424 0x0000 4 0
744 #define MX6UL_PAD_NAND_DATA06__GPIO4_IO08         744 #define MX6UL_PAD_NAND_DATA06__GPIO4_IO08               0x0198 0x0424 0x0000 5 0
745 #define MX6UL_PAD_NAND_DATA06__UART2_DCE_CTS      745 #define MX6UL_PAD_NAND_DATA06__UART2_DCE_CTS            0x0198 0x0424 0x0000 8 0
746 #define MX6UL_PAD_NAND_DATA06__UART2_DTE_RTS      746 #define MX6UL_PAD_NAND_DATA06__UART2_DTE_RTS            0x0198 0x0424 0x0628 8 4
747 #define MX6UL_PAD_NAND_DATA07__RAWNAND_DATA07     747 #define MX6UL_PAD_NAND_DATA07__RAWNAND_DATA07           0x019c 0x0428 0x0000 0 0
748 #define MX6UL_PAD_NAND_DATA07__USDHC2_DATA7       748 #define MX6UL_PAD_NAND_DATA07__USDHC2_DATA7             0x019c 0x0428 0x0698 1 1
749 #define MX6UL_PAD_NAND_DATA07__QSPI_A_SS1_B       749 #define MX6UL_PAD_NAND_DATA07__QSPI_A_SS1_B             0x019c 0x0428 0x0000 2 0
750 #define MX6UL_PAD_NAND_DATA07__ECSPI4_SS0         750 #define MX6UL_PAD_NAND_DATA07__ECSPI4_SS0               0x019c 0x0428 0x0570 3 1
751 #define MX6UL_PAD_NAND_DATA07__EIM_AD15           751 #define MX6UL_PAD_NAND_DATA07__EIM_AD15                 0x019c 0x0428 0x0000 4 0
752 #define MX6UL_PAD_NAND_DATA07__GPIO4_IO09         752 #define MX6UL_PAD_NAND_DATA07__GPIO4_IO09               0x019c 0x0428 0x0000 5 0
753 #define MX6UL_PAD_NAND_DATA07__UART2_DCE_RTS      753 #define MX6UL_PAD_NAND_DATA07__UART2_DCE_RTS            0x019c 0x0428 0x0628 8 5
754 #define MX6UL_PAD_NAND_DATA07__UART2_DTE_CTS      754 #define MX6UL_PAD_NAND_DATA07__UART2_DTE_CTS            0x019c 0x0428 0x0000 8 0
755 #define MX6UL_PAD_NAND_ALE__RAWNAND_ALE           755 #define MX6UL_PAD_NAND_ALE__RAWNAND_ALE                 0x01a0 0x042c 0x0000 0 0
756 #define MX6UL_PAD_NAND_ALE__USDHC2_RESET_B        756 #define MX6UL_PAD_NAND_ALE__USDHC2_RESET_B              0x01a0 0x042c 0x0000 1 0
757 #define MX6UL_PAD_NAND_ALE__QSPI_A_DQS            757 #define MX6UL_PAD_NAND_ALE__QSPI_A_DQS                  0x01a0 0x042c 0x0000 2 0
758 #define MX6UL_PAD_NAND_ALE__PWM3_OUT              758 #define MX6UL_PAD_NAND_ALE__PWM3_OUT                    0x01a0 0x042c 0x0000 3 0
759 #define MX6UL_PAD_NAND_ALE__EIM_ADDR17            759 #define MX6UL_PAD_NAND_ALE__EIM_ADDR17                  0x01a0 0x042c 0x0000 4 0
760 #define MX6UL_PAD_NAND_ALE__GPIO4_IO10            760 #define MX6UL_PAD_NAND_ALE__GPIO4_IO10                  0x01a0 0x042c 0x0000 5 0
761 #define MX6UL_PAD_NAND_ALE__ECSPI3_SS1            761 #define MX6UL_PAD_NAND_ALE__ECSPI3_SS1                  0x01a0 0x042c 0x0000 8 0
762 #define MX6UL_PAD_NAND_WP_B__RAWNAND_WP_B         762 #define MX6UL_PAD_NAND_WP_B__RAWNAND_WP_B               0x01a4 0x0430 0x0000 0 0
763 #define MX6UL_PAD_NAND_WP_B__USDHC1_RESET_B       763 #define MX6UL_PAD_NAND_WP_B__USDHC1_RESET_B             0x01a4 0x0430 0x0000 1 0
764 #define MX6UL_PAD_NAND_WP_B__QSPI_A_SCLK          764 #define MX6UL_PAD_NAND_WP_B__QSPI_A_SCLK                0x01a4 0x0430 0x0000 2 0
765 #define MX6UL_PAD_NAND_WP_B__PWM4_OUT             765 #define MX6UL_PAD_NAND_WP_B__PWM4_OUT                   0x01a4 0x0430 0x0000 3 0
766 #define MX6UL_PAD_NAND_WP_B__EIM_BCLK             766 #define MX6UL_PAD_NAND_WP_B__EIM_BCLK                   0x01a4 0x0430 0x0000 4 0
767 #define MX6UL_PAD_NAND_WP_B__GPIO4_IO11           767 #define MX6UL_PAD_NAND_WP_B__GPIO4_IO11                 0x01a4 0x0430 0x0000 5 0
768 #define MX6UL_PAD_NAND_WP_B__ECSPI3_RDY           768 #define MX6UL_PAD_NAND_WP_B__ECSPI3_RDY                 0x01a4 0x0430 0x0000 8 0
769 #define MX6UL_PAD_NAND_READY_B__RAWNAND_READY_    769 #define MX6UL_PAD_NAND_READY_B__RAWNAND_READY_B         0x01a8 0x0434 0x0000 0 0
770 #define MX6UL_PAD_NAND_READY_B__USDHC1_DATA4      770 #define MX6UL_PAD_NAND_READY_B__USDHC1_DATA4            0x01a8 0x0434 0x0000 1 0
771 #define MX6UL_PAD_NAND_READY_B__QSPI_A_DATA00     771 #define MX6UL_PAD_NAND_READY_B__QSPI_A_DATA00           0x01a8 0x0434 0x0000 2 0
772 #define MX6UL_PAD_NAND_READY_B__ECSPI3_SS0        772 #define MX6UL_PAD_NAND_READY_B__ECSPI3_SS0              0x01a8 0x0434 0x0560 3 1
773 #define MX6UL_PAD_NAND_READY_B__EIM_CS1_B         773 #define MX6UL_PAD_NAND_READY_B__EIM_CS1_B               0x01a8 0x0434 0x0000 4 0
774 #define MX6UL_PAD_NAND_READY_B__GPIO4_IO12        774 #define MX6UL_PAD_NAND_READY_B__GPIO4_IO12              0x01a8 0x0434 0x0000 5 0
775 #define MX6UL_PAD_NAND_READY_B__UART3_DCE_TX      775 #define MX6UL_PAD_NAND_READY_B__UART3_DCE_TX            0x01a8 0x0434 0x0000 8 0
776 #define MX6UL_PAD_NAND_READY_B__UART3_DTE_RX      776 #define MX6UL_PAD_NAND_READY_B__UART3_DTE_RX            0x01a8 0x0434 0x0634 8 2
777 #define MX6UL_PAD_NAND_CE0_B__RAWNAND_CE0_B       777 #define MX6UL_PAD_NAND_CE0_B__RAWNAND_CE0_B             0x01ac 0x0438 0x0000 0 0
778 #define MX6UL_PAD_NAND_CE0_B__USDHC1_DATA5        778 #define MX6UL_PAD_NAND_CE0_B__USDHC1_DATA5              0x01ac 0x0438 0x0000 1 0
779 #define MX6UL_PAD_NAND_CE0_B__QSPI_A_DATA01       779 #define MX6UL_PAD_NAND_CE0_B__QSPI_A_DATA01             0x01ac 0x0438 0x0000 2 0
780 #define MX6UL_PAD_NAND_CE0_B__ECSPI3_SCLK         780 #define MX6UL_PAD_NAND_CE0_B__ECSPI3_SCLK               0x01ac 0x0438 0x0554 3 1
781 #define MX6UL_PAD_NAND_CE0_B__EIM_DTACK_B         781 #define MX6UL_PAD_NAND_CE0_B__EIM_DTACK_B               0x01ac 0x0438 0x0000 4 0
782 #define MX6UL_PAD_NAND_CE0_B__GPIO4_IO13          782 #define MX6UL_PAD_NAND_CE0_B__GPIO4_IO13                0x01ac 0x0438 0x0000 5 0
783 #define MX6UL_PAD_NAND_CE0_B__UART3_DCE_RX        783 #define MX6UL_PAD_NAND_CE0_B__UART3_DCE_RX              0x01ac 0x0438 0x0634 8 3
784 #define MX6UL_PAD_NAND_CE0_B__UART3_DTE_TX        784 #define MX6UL_PAD_NAND_CE0_B__UART3_DTE_TX              0x01ac 0x0438 0x0000 8 0
785 #define MX6UL_PAD_NAND_CE1_B__RAWNAND_CE1_B       785 #define MX6UL_PAD_NAND_CE1_B__RAWNAND_CE1_B             0x01b0 0x043c 0x0000 0 0
786 #define MX6UL_PAD_NAND_CE1_B__USDHC1_DATA6        786 #define MX6UL_PAD_NAND_CE1_B__USDHC1_DATA6              0x01b0 0x043c 0x0000 1 0
787 #define MX6UL_PAD_NAND_CE1_B__QSPI_A_DATA02       787 #define MX6UL_PAD_NAND_CE1_B__QSPI_A_DATA02             0x01b0 0x043c 0x0000 2 0
788 #define MX6UL_PAD_NAND_CE1_B__ECSPI3_MOSI         788 #define MX6UL_PAD_NAND_CE1_B__ECSPI3_MOSI               0x01b0 0x043c 0x055c 3 1
789 #define MX6UL_PAD_NAND_CE1_B__EIM_ADDR18          789 #define MX6UL_PAD_NAND_CE1_B__EIM_ADDR18                0x01b0 0x043c 0x0000 4 0
790 #define MX6UL_PAD_NAND_CE1_B__GPIO4_IO14          790 #define MX6UL_PAD_NAND_CE1_B__GPIO4_IO14                0x01b0 0x043c 0x0000 5 0
791 #define MX6UL_PAD_NAND_CE1_B__UART3_DCE_CTS       791 #define MX6UL_PAD_NAND_CE1_B__UART3_DCE_CTS             0x01b0 0x043c 0x0000 8 0
792 #define MX6UL_PAD_NAND_CE1_B__UART3_DTE_RTS       792 #define MX6UL_PAD_NAND_CE1_B__UART3_DTE_RTS             0x01b0 0x043c 0x0630 8 2
793 #define MX6UL_PAD_NAND_CLE__RAWNAND_CLE           793 #define MX6UL_PAD_NAND_CLE__RAWNAND_CLE                 0x01b4 0x0440 0x0000 0 0
794 #define MX6UL_PAD_NAND_CLE__USDHC1_DATA7          794 #define MX6UL_PAD_NAND_CLE__USDHC1_DATA7                0x01b4 0x0440 0x0000 1 0
795 #define MX6UL_PAD_NAND_CLE__QSPI_A_DATA03         795 #define MX6UL_PAD_NAND_CLE__QSPI_A_DATA03               0x01b4 0x0440 0x0000 2 0
796 #define MX6UL_PAD_NAND_CLE__ECSPI3_MISO           796 #define MX6UL_PAD_NAND_CLE__ECSPI3_MISO                 0x01b4 0x0440 0x0558 3 1
797 #define MX6UL_PAD_NAND_CLE__EIM_ADDR16            797 #define MX6UL_PAD_NAND_CLE__EIM_ADDR16                  0x01b4 0x0440 0x0000 4 0
798 #define MX6UL_PAD_NAND_CLE__GPIO4_IO15            798 #define MX6UL_PAD_NAND_CLE__GPIO4_IO15                  0x01b4 0x0440 0x0000 5 0
799 #define MX6UL_PAD_NAND_CLE__UART3_DCE_RTS         799 #define MX6UL_PAD_NAND_CLE__UART3_DCE_RTS               0x01b4 0x0440 0x0630 8 3
800 #define MX6UL_PAD_NAND_CLE__UART3_DTE_CTS         800 #define MX6UL_PAD_NAND_CLE__UART3_DTE_CTS               0x01b4 0x0440 0x0000 8 0
801 #define MX6UL_PAD_NAND_DQS__RAWNAND_DQS           801 #define MX6UL_PAD_NAND_DQS__RAWNAND_DQS                 0x01b8 0x0444 0x0000 0 0
802 #define MX6UL_PAD_NAND_DQS__CSI_FIELD             802 #define MX6UL_PAD_NAND_DQS__CSI_FIELD                   0x01b8 0x0444 0x0530 1 1
803 #define MX6UL_PAD_NAND_DQS__QSPI_A_SS0_B          803 #define MX6UL_PAD_NAND_DQS__QSPI_A_SS0_B                0x01b8 0x0444 0x0000 2 0
804 #define MX6UL_PAD_NAND_DQS__PWM5_OUT              804 #define MX6UL_PAD_NAND_DQS__PWM5_OUT                    0x01b8 0x0444 0x0000 3 0
805 #define MX6UL_PAD_NAND_DQS__EIM_WAIT              805 #define MX6UL_PAD_NAND_DQS__EIM_WAIT                    0x01b8 0x0444 0x0000 4 0
806 #define MX6UL_PAD_NAND_DQS__GPIO4_IO16            806 #define MX6UL_PAD_NAND_DQS__GPIO4_IO16                  0x01b8 0x0444 0x0000 5 0
807 #define MX6UL_PAD_NAND_DQS__SDMA_EXT_EVENT01      807 #define MX6UL_PAD_NAND_DQS__SDMA_EXT_EVENT01            0x01b8 0x0444 0x0614 6 1
808 #define MX6UL_PAD_NAND_DQS__SPDIF_EXT_CLK         808 #define MX6UL_PAD_NAND_DQS__SPDIF_EXT_CLK               0x01b8 0x0444 0x061c 8 1
809 #define MX6UL_PAD_SD1_CMD__USDHC1_CMD             809 #define MX6UL_PAD_SD1_CMD__USDHC1_CMD                   0x01bc 0x0448 0x0000 0 0
810 #define MX6UL_PAD_SD1_CMD__GPT2_COMPARE1          810 #define MX6UL_PAD_SD1_CMD__GPT2_COMPARE1                0x01bc 0x0448 0x0000 1 0
811 #define MX6UL_PAD_SD1_CMD__SAI2_RX_SYNC           811 #define MX6UL_PAD_SD1_CMD__SAI2_RX_SYNC                 0x01bc 0x0448 0x0000 2 0
812 #define MX6UL_PAD_SD1_CMD__SPDIF_OUT              812 #define MX6UL_PAD_SD1_CMD__SPDIF_OUT                    0x01bc 0x0448 0x0000 3 0
813 #define MX6UL_PAD_SD1_CMD__EIM_ADDR19             813 #define MX6UL_PAD_SD1_CMD__EIM_ADDR19                   0x01bc 0x0448 0x0000 4 0
814 #define MX6UL_PAD_SD1_CMD__GPIO2_IO16             814 #define MX6UL_PAD_SD1_CMD__GPIO2_IO16                   0x01bc 0x0448 0x0000 5 0
815 #define MX6UL_PAD_SD1_CMD__SDMA_EXT_EVENT00       815 #define MX6UL_PAD_SD1_CMD__SDMA_EXT_EVENT00             0x01bc 0x0448 0x0610 6 2
816 #define MX6UL_PAD_SD1_CMD__USB_OTG1_PWR           816 #define MX6UL_PAD_SD1_CMD__USB_OTG1_PWR                 0x01bc 0x0448 0x0000 8 0
817 #define MX6UL_PAD_SD1_CLK__USDHC1_CLK             817 #define MX6UL_PAD_SD1_CLK__USDHC1_CLK                   0x01c0 0x044c 0x0000 0 0
818 #define MX6UL_PAD_SD1_CLK__GPT2_COMPARE2          818 #define MX6UL_PAD_SD1_CLK__GPT2_COMPARE2                0x01c0 0x044c 0x0000 1 0
819 #define MX6UL_PAD_SD1_CLK__SAI2_MCLK              819 #define MX6UL_PAD_SD1_CLK__SAI2_MCLK                    0x01c0 0x044c 0x05f0 2 1
820 #define MX6UL_PAD_SD1_CLK__SPDIF_IN               820 #define MX6UL_PAD_SD1_CLK__SPDIF_IN                     0x01c0 0x044c 0x0618 3 3
821 #define MX6UL_PAD_SD1_CLK__EIM_ADDR20             821 #define MX6UL_PAD_SD1_CLK__EIM_ADDR20                   0x01c0 0x044c 0x0000 4 0
822 #define MX6UL_PAD_SD1_CLK__GPIO2_IO17             822 #define MX6UL_PAD_SD1_CLK__GPIO2_IO17                   0x01c0 0x044c 0x0000 5 0
823 #define MX6UL_PAD_SD1_CLK__USB_OTG1_OC            823 #define MX6UL_PAD_SD1_CLK__USB_OTG1_OC                  0x01c0 0x044c 0x0664 8 2
824 #define MX6UL_PAD_SD1_DATA0__USDHC1_DATA0         824 #define MX6UL_PAD_SD1_DATA0__USDHC1_DATA0               0x01c4 0x0450 0x0000 0 0
825 #define MX6UL_PAD_SD1_DATA0__GPT2_COMPARE3        825 #define MX6UL_PAD_SD1_DATA0__GPT2_COMPARE3              0x01c4 0x0450 0x0000 1 0
826 #define MX6UL_PAD_SD1_DATA0__SAI2_TX_SYNC         826 #define MX6UL_PAD_SD1_DATA0__SAI2_TX_SYNC               0x01c4 0x0450 0x05fc 2 1
827 #define MX6UL_PAD_SD1_DATA0__FLEXCAN1_TX          827 #define MX6UL_PAD_SD1_DATA0__FLEXCAN1_TX                0x01c4 0x0450 0x0000 3 0
828 #define MX6UL_PAD_SD1_DATA0__EIM_ADDR21           828 #define MX6UL_PAD_SD1_DATA0__EIM_ADDR21                 0x01c4 0x0450 0x0000 4 0
829 #define MX6UL_PAD_SD1_DATA0__GPIO2_IO18           829 #define MX6UL_PAD_SD1_DATA0__GPIO2_IO18                 0x01c4 0x0450 0x0000 5 0
830 #define MX6UL_PAD_SD1_DATA0__ANATOP_OTG1_ID       830 #define MX6UL_PAD_SD1_DATA0__ANATOP_OTG1_ID             0x01c4 0x0450 0x04b8 8 2
831 #define MX6UL_PAD_SD1_DATA1__USDHC1_DATA1         831 #define MX6UL_PAD_SD1_DATA1__USDHC1_DATA1               0x01c8 0x0454 0x0000 0 0
832 #define MX6UL_PAD_SD1_DATA1__GPT2_CLK             832 #define MX6UL_PAD_SD1_DATA1__GPT2_CLK                   0x01c8 0x0454 0x05a0 1 1
833 #define MX6UL_PAD_SD1_DATA1__SAI2_TX_BCLK         833 #define MX6UL_PAD_SD1_DATA1__SAI2_TX_BCLK               0x01c8 0x0454 0x05f8 2 1
834 #define MX6UL_PAD_SD1_DATA1__FLEXCAN1_RX          834 #define MX6UL_PAD_SD1_DATA1__FLEXCAN1_RX                0x01c8 0x0454 0x0584 3 3
835 #define MX6UL_PAD_SD1_DATA1__EIM_ADDR22           835 #define MX6UL_PAD_SD1_DATA1__EIM_ADDR22                 0x01c8 0x0454 0x0000 4 0
836 #define MX6UL_PAD_SD1_DATA1__GPIO2_IO19           836 #define MX6UL_PAD_SD1_DATA1__GPIO2_IO19                 0x01c8 0x0454 0x0000 5 0
837 #define MX6UL_PAD_SD1_DATA1__USB_OTG2_PWR         837 #define MX6UL_PAD_SD1_DATA1__USB_OTG2_PWR               0x01c8 0x0454 0x0000 8 0
838 #define MX6UL_PAD_SD1_DATA2__USDHC1_DATA2         838 #define MX6UL_PAD_SD1_DATA2__USDHC1_DATA2               0x01cc 0x0458 0x0000 0 0
839 #define MX6UL_PAD_SD1_DATA2__GPT2_CAPTURE1        839 #define MX6UL_PAD_SD1_DATA2__GPT2_CAPTURE1              0x01cc 0x0458 0x0598 1 1
840 #define MX6UL_PAD_SD1_DATA2__SAI2_RX_DATA         840 #define MX6UL_PAD_SD1_DATA2__SAI2_RX_DATA               0x01cc 0x0458 0x05f4 2 1
841 #define MX6UL_PAD_SD1_DATA2__FLEXCAN2_TX          841 #define MX6UL_PAD_SD1_DATA2__FLEXCAN2_TX                0x01cc 0x0458 0x0000 3 0
842 #define MX6UL_PAD_SD1_DATA2__EIM_ADDR23           842 #define MX6UL_PAD_SD1_DATA2__EIM_ADDR23                 0x01cc 0x0458 0x0000 4 0
843 #define MX6UL_PAD_SD1_DATA2__GPIO2_IO20           843 #define MX6UL_PAD_SD1_DATA2__GPIO2_IO20                 0x01cc 0x0458 0x0000 5 0
844 #define MX6UL_PAD_SD1_DATA2__CCM_CLKO1            844 #define MX6UL_PAD_SD1_DATA2__CCM_CLKO1                  0x01cc 0x0458 0x0000 6 0
845 #define MX6UL_PAD_SD1_DATA2__USB_OTG2_OC          845 #define MX6UL_PAD_SD1_DATA2__USB_OTG2_OC                0x01cc 0x0458 0x0660 8 2
846 #define MX6UL_PAD_SD1_DATA3__USDHC1_DATA3         846 #define MX6UL_PAD_SD1_DATA3__USDHC1_DATA3               0x01d0 0x045c 0x0000 0 0
847 #define MX6UL_PAD_SD1_DATA3__GPT2_CAPTURE2        847 #define MX6UL_PAD_SD1_DATA3__GPT2_CAPTURE2              0x01d0 0x045c 0x059c 1 1
848 #define MX6UL_PAD_SD1_DATA3__SAI2_TX_DATA         848 #define MX6UL_PAD_SD1_DATA3__SAI2_TX_DATA               0x01d0 0x045c 0x0000 2 0
849 #define MX6UL_PAD_SD1_DATA3__FLEXCAN2_RX          849 #define MX6UL_PAD_SD1_DATA3__FLEXCAN2_RX                0x01d0 0x045c 0x0588 3 3
850 #define MX6UL_PAD_SD1_DATA3__EIM_ADDR24           850 #define MX6UL_PAD_SD1_DATA3__EIM_ADDR24                 0x01d0 0x045c 0x0000 4 0
851 #define MX6UL_PAD_SD1_DATA3__GPIO2_IO21           851 #define MX6UL_PAD_SD1_DATA3__GPIO2_IO21                 0x01d0 0x045c 0x0000 5 0
852 #define MX6UL_PAD_SD1_DATA3__CCM_CLKO2            852 #define MX6UL_PAD_SD1_DATA3__CCM_CLKO2                  0x01d0 0x045c 0x0000 6 0
853 #define MX6UL_PAD_SD1_DATA3__ANATOP_OTG2_ID       853 #define MX6UL_PAD_SD1_DATA3__ANATOP_OTG2_ID             0x01d0 0x045c 0x04bc 8 2
854 #define MX6UL_PAD_CSI_MCLK__CSI_MCLK              854 #define MX6UL_PAD_CSI_MCLK__CSI_MCLK                    0x01d4 0x0460 0x0000 0 0
855 #define MX6UL_PAD_CSI_MCLK__USDHC2_CD_B           855 #define MX6UL_PAD_CSI_MCLK__USDHC2_CD_B                 0x01d4 0x0460 0x0674 1 0
856 #define MX6UL_PAD_CSI_MCLK__RAWNAND_CE2_B         856 #define MX6UL_PAD_CSI_MCLK__RAWNAND_CE2_B               0x01d4 0x0460 0x0000 2 0
857 #define MX6UL_PAD_CSI_MCLK__I2C1_SDA              857 #define MX6UL_PAD_CSI_MCLK__I2C1_SDA                    0x01d4 0x0460 0x05a8 3 0
858 #define MX6UL_PAD_CSI_MCLK__EIM_CS0_B             858 #define MX6UL_PAD_CSI_MCLK__EIM_CS0_B                   0x01d4 0x0460 0x0000 4 0
859 #define MX6UL_PAD_CSI_MCLK__GPIO4_IO17            859 #define MX6UL_PAD_CSI_MCLK__GPIO4_IO17                  0x01d4 0x0460 0x0000 5 0
860 #define MX6UL_PAD_CSI_MCLK__SNVS_HP_VIO_5_CTL     860 #define MX6UL_PAD_CSI_MCLK__SNVS_HP_VIO_5_CTL           0x01d4 0x0460 0x0000 6 0
861 #define MX6UL_PAD_CSI_MCLK__UART6_DCE_TX          861 #define MX6UL_PAD_CSI_MCLK__UART6_DCE_TX                0x01d4 0x0460 0x0000 8 0
862 #define MX6UL_PAD_CSI_MCLK__UART6_DTE_RX          862 #define MX6UL_PAD_CSI_MCLK__UART6_DTE_RX                0x01d4 0x0460 0x064c 8 0
863 #define MX6UL_PAD_CSI_PIXCLK__CSI_PIXCLK          863 #define MX6UL_PAD_CSI_PIXCLK__CSI_PIXCLK                0x01d8 0x0464 0x0528 0 1
864 #define MX6UL_PAD_CSI_PIXCLK__USDHC2_WP           864 #define MX6UL_PAD_CSI_PIXCLK__USDHC2_WP                 0x01d8 0x0464 0x069c 1 2
865 #define MX6UL_PAD_CSI_PIXCLK__RAWNAND_CE3_B       865 #define MX6UL_PAD_CSI_PIXCLK__RAWNAND_CE3_B             0x01d8 0x0464 0x0000 2 0
866 #define MX6UL_PAD_CSI_PIXCLK__I2C1_SCL            866 #define MX6UL_PAD_CSI_PIXCLK__I2C1_SCL                  0x01d8 0x0464 0x05a4 3 2
867 #define MX6UL_PAD_CSI_PIXCLK__EIM_OE              867 #define MX6UL_PAD_CSI_PIXCLK__EIM_OE                    0x01d8 0x0464 0x0000 4 0
868 #define MX6UL_PAD_CSI_PIXCLK__GPIO4_IO18          868 #define MX6UL_PAD_CSI_PIXCLK__GPIO4_IO18                0x01d8 0x0464 0x0000 5 0
869 #define MX6UL_PAD_CSI_PIXCLK__SNVS_HP_VIO_5       869 #define MX6UL_PAD_CSI_PIXCLK__SNVS_HP_VIO_5             0x01d8 0x0464 0x0000 6 0
870 #define MX6UL_PAD_CSI_PIXCLK__UART6_DCE_RX        870 #define MX6UL_PAD_CSI_PIXCLK__UART6_DCE_RX              0x01d8 0x0464 0x064c 8 3
871 #define MX6UL_PAD_CSI_PIXCLK__UART6_DTE_TX        871 #define MX6UL_PAD_CSI_PIXCLK__UART6_DTE_TX              0x01d8 0x0464 0x0000 8 0
872 #define MX6UL_PAD_CSI_VSYNC__CSI_VSYNC            872 #define MX6UL_PAD_CSI_VSYNC__CSI_VSYNC                  0x01dc 0x0468 0x052c 0 0
873 #define MX6UL_PAD_CSI_VSYNC__USDHC2_CLK           873 #define MX6UL_PAD_CSI_VSYNC__USDHC2_CLK                 0x01dc 0x0468 0x0670 1 0
874 #define MX6UL_PAD_CSI_VSYNC__SIM1_PORT1_CLK       874 #define MX6UL_PAD_CSI_VSYNC__SIM1_PORT1_CLK             0x01dc 0x0468 0x0000 2 0
875 #define MX6UL_PAD_CSI_VSYNC__I2C2_SDA             875 #define MX6UL_PAD_CSI_VSYNC__I2C2_SDA                   0x01dc 0x0468 0x05b0 3 0
876 #define MX6UL_PAD_CSI_VSYNC__EIM_RW               876 #define MX6UL_PAD_CSI_VSYNC__EIM_RW                     0x01dc 0x0468 0x0000 4 0
877 #define MX6UL_PAD_CSI_VSYNC__GPIO4_IO19           877 #define MX6UL_PAD_CSI_VSYNC__GPIO4_IO19                 0x01dc 0x0468 0x0000 5 0
878 #define MX6UL_PAD_CSI_VSYNC__PWM7_OUT             878 #define MX6UL_PAD_CSI_VSYNC__PWM7_OUT                   0x01dc 0x0468 0x0000 6 0
879 #define MX6UL_PAD_CSI_VSYNC__UART6_DCE_RTS        879 #define MX6UL_PAD_CSI_VSYNC__UART6_DCE_RTS              0x01dc 0x0468 0x0648 8 0
880 #define MX6UL_PAD_CSI_VSYNC__UART6_DTE_CTS        880 #define MX6UL_PAD_CSI_VSYNC__UART6_DTE_CTS              0x01dc 0x0468 0x0000 8 0
881 #define MX6UL_PAD_CSI_HSYNC__CSI_HSYNC            881 #define MX6UL_PAD_CSI_HSYNC__CSI_HSYNC                  0x01e0 0x046c 0x0524 0 0
882 #define MX6UL_PAD_CSI_HSYNC__USDHC2_CMD           882 #define MX6UL_PAD_CSI_HSYNC__USDHC2_CMD                 0x01e0 0x046c 0x0678 1 0
883 #define MX6UL_PAD_CSI_HSYNC__SIM1_PORT1_PD        883 #define MX6UL_PAD_CSI_HSYNC__SIM1_PORT1_PD              0x01e0 0x046c 0x0000 2 0
884 #define MX6UL_PAD_CSI_HSYNC__I2C2_SCL             884 #define MX6UL_PAD_CSI_HSYNC__I2C2_SCL                   0x01e0 0x046c 0x05ac 3 0
885 #define MX6UL_PAD_CSI_HSYNC__EIM_LBA_B            885 #define MX6UL_PAD_CSI_HSYNC__EIM_LBA_B                  0x01e0 0x046c 0x0000 4 0
886 #define MX6UL_PAD_CSI_HSYNC__GPIO4_IO20           886 #define MX6UL_PAD_CSI_HSYNC__GPIO4_IO20                 0x01e0 0x046c 0x0000 5 0
887 #define MX6UL_PAD_CSI_HSYNC__PWM8_OUT             887 #define MX6UL_PAD_CSI_HSYNC__PWM8_OUT                   0x01e0 0x046c 0x0000 6 0
888 #define MX6UL_PAD_CSI_HSYNC__UART6_DCE_CTS        888 #define MX6UL_PAD_CSI_HSYNC__UART6_DCE_CTS              0x01e0 0x046c 0x0000 8 0
889 #define MX6UL_PAD_CSI_HSYNC__UART6_DTE_RTS        889 #define MX6UL_PAD_CSI_HSYNC__UART6_DTE_RTS              0x01e0 0x046c 0x0648 8 1
890 #define MX6UL_PAD_CSI_DATA00__CSI_DATA02          890 #define MX6UL_PAD_CSI_DATA00__CSI_DATA02                0x01e4 0x0470 0x04c4 0 0
891 #define MX6UL_PAD_CSI_DATA00__USDHC2_DATA0        891 #define MX6UL_PAD_CSI_DATA00__USDHC2_DATA0              0x01e4 0x0470 0x067c 1 0
892 #define MX6UL_PAD_CSI_DATA00__SIM1_PORT1_RST_B    892 #define MX6UL_PAD_CSI_DATA00__SIM1_PORT1_RST_B          0x01e4 0x0470 0x0000 2 0
893 #define MX6UL_PAD_CSI_DATA00__ECSPI2_SCLK         893 #define MX6UL_PAD_CSI_DATA00__ECSPI2_SCLK               0x01e4 0x0470 0x0544 3 0
894 #define MX6UL_PAD_CSI_DATA00__EIM_AD00            894 #define MX6UL_PAD_CSI_DATA00__EIM_AD00                  0x01e4 0x0470 0x0000 4 0
895 #define MX6UL_PAD_CSI_DATA00__GPIO4_IO21          895 #define MX6UL_PAD_CSI_DATA00__GPIO4_IO21                0x01e4 0x0470 0x0000 5 0
896 #define MX6UL_PAD_CSI_DATA00__SRC_INT_BOOT        896 #define MX6UL_PAD_CSI_DATA00__SRC_INT_BOOT              0x01e4 0x0470 0x0000 6 0
897 #define MX6UL_PAD_CSI_DATA00__UART5_DCE_TX        897 #define MX6UL_PAD_CSI_DATA00__UART5_DCE_TX              0x01e4 0x0470 0x0000 8 0
898 #define MX6UL_PAD_CSI_DATA00__UART5_DTE_RX        898 #define MX6UL_PAD_CSI_DATA00__UART5_DTE_RX              0x01e4 0x0470 0x0644 8 0
899 #define MX6UL_PAD_CSI_DATA01__CSI_DATA03          899 #define MX6UL_PAD_CSI_DATA01__CSI_DATA03                0x01e8 0x0474 0x04c8 0 0
900 #define MX6UL_PAD_CSI_DATA01__USDHC2_DATA1        900 #define MX6UL_PAD_CSI_DATA01__USDHC2_DATA1              0x01e8 0x0474 0x0680 1 0
901 #define MX6UL_PAD_CSI_DATA01__SIM1_PORT1_SVEN     901 #define MX6UL_PAD_CSI_DATA01__SIM1_PORT1_SVEN           0x01e8 0x0474 0x0000 2 0
902 #define MX6UL_PAD_CSI_DATA01__ECSPI2_SS0          902 #define MX6UL_PAD_CSI_DATA01__ECSPI2_SS0                0x01e8 0x0474 0x0550 3 0
903 #define MX6UL_PAD_CSI_DATA01__EIM_AD01            903 #define MX6UL_PAD_CSI_DATA01__EIM_AD01                  0x01e8 0x0474 0x0000 4 0
904 #define MX6UL_PAD_CSI_DATA01__GPIO4_IO22          904 #define MX6UL_PAD_CSI_DATA01__GPIO4_IO22                0x01e8 0x0474 0x0000 5 0
905 #define MX6UL_PAD_CSI_DATA01__SAI1_MCLK           905 #define MX6UL_PAD_CSI_DATA01__SAI1_MCLK                 0x01e8 0x0474 0x05e0 6 0
906 #define MX6UL_PAD_CSI_DATA01__UART5_DCE_RX        906 #define MX6UL_PAD_CSI_DATA01__UART5_DCE_RX              0x01e8 0x0474 0x0644 8 1
907 #define MX6UL_PAD_CSI_DATA01__UART5_DTE_TX        907 #define MX6UL_PAD_CSI_DATA01__UART5_DTE_TX              0x01e8 0x0474 0x0000 8 0
908 #define MX6UL_PAD_CSI_DATA02__CSI_DATA04          908 #define MX6UL_PAD_CSI_DATA02__CSI_DATA04                0x01ec 0x0478 0x04d8 0 1
909 #define MX6UL_PAD_CSI_DATA02__USDHC2_DATA2        909 #define MX6UL_PAD_CSI_DATA02__USDHC2_DATA2              0x01ec 0x0478 0x0684 1 2
910 #define MX6UL_PAD_CSI_DATA02__SIM1_PORT1_TRXD     910 #define MX6UL_PAD_CSI_DATA02__SIM1_PORT1_TRXD           0x01ec 0x0478 0x0000 2 0
911 #define MX6UL_PAD_CSI_DATA02__ECSPI2_MOSI         911 #define MX6UL_PAD_CSI_DATA02__ECSPI2_MOSI               0x01ec 0x0478 0x054c 3 1
912 #define MX6UL_PAD_CSI_DATA02__EIM_AD02            912 #define MX6UL_PAD_CSI_DATA02__EIM_AD02                  0x01ec 0x0478 0x0000 4 0
913 #define MX6UL_PAD_CSI_DATA02__GPIO4_IO23          913 #define MX6UL_PAD_CSI_DATA02__GPIO4_IO23                0x01ec 0x0478 0x0000 5 0
914 #define MX6UL_PAD_CSI_DATA02__SAI1_RX_SYNC        914 #define MX6UL_PAD_CSI_DATA02__SAI1_RX_SYNC              0x01ec 0x0478 0x0000 6 0
915 #define MX6UL_PAD_CSI_DATA02__UART5_DCE_RTS       915 #define MX6UL_PAD_CSI_DATA02__UART5_DCE_RTS             0x01ec 0x0478 0x0640 8 5
916 #define MX6UL_PAD_CSI_DATA02__UART5_DTE_CTS       916 #define MX6UL_PAD_CSI_DATA02__UART5_DTE_CTS             0x01ec 0x0478 0x0000 8 0
917 #define MX6UL_PAD_CSI_DATA03__CSI_DATA05          917 #define MX6UL_PAD_CSI_DATA03__CSI_DATA05                0x01f0 0x047c 0x04cc 0 0
918 #define MX6UL_PAD_CSI_DATA03__USDHC2_DATA3        918 #define MX6UL_PAD_CSI_DATA03__USDHC2_DATA3              0x01f0 0x047c 0x0688 1 0
919 #define MX6UL_PAD_CSI_DATA03__SIM2_PORT1_PD       919 #define MX6UL_PAD_CSI_DATA03__SIM2_PORT1_PD             0x01f0 0x047c 0x0000 2 0
920 #define MX6UL_PAD_CSI_DATA03__ECSPI2_MISO         920 #define MX6UL_PAD_CSI_DATA03__ECSPI2_MISO               0x01f0 0x047c 0x0548 3 0
921 #define MX6UL_PAD_CSI_DATA03__EIM_AD03            921 #define MX6UL_PAD_CSI_DATA03__EIM_AD03                  0x01f0 0x047c 0x0000 4 0
922 #define MX6UL_PAD_CSI_DATA03__GPIO4_IO24          922 #define MX6UL_PAD_CSI_DATA03__GPIO4_IO24                0x01f0 0x047c 0x0000 5 0
923 #define MX6UL_PAD_CSI_DATA03__SAI1_RX_BCLK        923 #define MX6UL_PAD_CSI_DATA03__SAI1_RX_BCLK              0x01f0 0x047c 0x0000 6 0
924 #define MX6UL_PAD_CSI_DATA03__UART5_DCE_CTS       924 #define MX6UL_PAD_CSI_DATA03__UART5_DCE_CTS             0x01f0 0x047c 0x0000 8 0
925 #define MX6UL_PAD_CSI_DATA03__UART5_DTE_RTS       925 #define MX6UL_PAD_CSI_DATA03__UART5_DTE_RTS             0x01f0 0x047c 0x0640 8 0
926 #define MX6UL_PAD_CSI_DATA04__CSI_DATA06          926 #define MX6UL_PAD_CSI_DATA04__CSI_DATA06                0x01f4 0x0480 0x04dc 0 1
927 #define MX6UL_PAD_CSI_DATA04__USDHC2_DATA4        927 #define MX6UL_PAD_CSI_DATA04__USDHC2_DATA4              0x01f4 0x0480 0x068c 1 2
928 #define MX6UL_PAD_CSI_DATA04__SIM2_PORT1_CLK      928 #define MX6UL_PAD_CSI_DATA04__SIM2_PORT1_CLK            0x01f4 0x0480 0x0000 2 0
929 #define MX6UL_PAD_CSI_DATA04__ECSPI1_SCLK         929 #define MX6UL_PAD_CSI_DATA04__ECSPI1_SCLK               0x01f4 0x0480 0x0534 3 1
930 #define MX6UL_PAD_CSI_DATA04__EIM_AD04            930 #define MX6UL_PAD_CSI_DATA04__EIM_AD04                  0x01f4 0x0480 0x0000 4 0
931 #define MX6UL_PAD_CSI_DATA04__GPIO4_IO25          931 #define MX6UL_PAD_CSI_DATA04__GPIO4_IO25                0x01f4 0x0480 0x0000 5 0
932 #define MX6UL_PAD_CSI_DATA04__SAI1_TX_SYNC        932 #define MX6UL_PAD_CSI_DATA04__SAI1_TX_SYNC              0x01f4 0x0480 0x05ec 6 1
933 #define MX6UL_PAD_CSI_DATA04__USDHC1_WP           933 #define MX6UL_PAD_CSI_DATA04__USDHC1_WP                 0x01f4 0x0480 0x066c 8 2
934 #define MX6UL_PAD_CSI_DATA05__CSI_DATA07          934 #define MX6UL_PAD_CSI_DATA05__CSI_DATA07                0x01f8 0x0484 0x04e0 0 1
935 #define MX6UL_PAD_CSI_DATA05__USDHC2_DATA5        935 #define MX6UL_PAD_CSI_DATA05__USDHC2_DATA5              0x01f8 0x0484 0x0690 1 2
936 #define MX6UL_PAD_CSI_DATA05__SIM2_PORT1_RST_B    936 #define MX6UL_PAD_CSI_DATA05__SIM2_PORT1_RST_B          0x01f8 0x0484 0x0000 2 0
937 #define MX6UL_PAD_CSI_DATA05__ECSPI1_SS0          937 #define MX6UL_PAD_CSI_DATA05__ECSPI1_SS0                0x01f8 0x0484 0x0540 3 1
938 #define MX6UL_PAD_CSI_DATA05__EIM_AD05            938 #define MX6UL_PAD_CSI_DATA05__EIM_AD05                  0x01f8 0x0484 0x0000 4 0
939 #define MX6UL_PAD_CSI_DATA05__GPIO4_IO26          939 #define MX6UL_PAD_CSI_DATA05__GPIO4_IO26                0x01f8 0x0484 0x0000 5 0
940 #define MX6UL_PAD_CSI_DATA05__SAI1_TX_BCLK        940 #define MX6UL_PAD_CSI_DATA05__SAI1_TX_BCLK              0x01f8 0x0484 0x05e8 6 1
941 #define MX6UL_PAD_CSI_DATA05__USDHC1_CD_B         941 #define MX6UL_PAD_CSI_DATA05__USDHC1_CD_B               0x01f8 0x0484 0x0668 8 2
942 #define MX6UL_PAD_CSI_DATA06__CSI_DATA08          942 #define MX6UL_PAD_CSI_DATA06__CSI_DATA08                0x01fc 0x0488 0x04e4 0 1
943 #define MX6UL_PAD_CSI_DATA06__USDHC2_DATA6        943 #define MX6UL_PAD_CSI_DATA06__USDHC2_DATA6              0x01fc 0x0488 0x0694 1 2
944 #define MX6UL_PAD_CSI_DATA06__SIM2_PORT1_SVEN     944 #define MX6UL_PAD_CSI_DATA06__SIM2_PORT1_SVEN           0x01fc 0x0488 0x0000 2 0
945 #define MX6UL_PAD_CSI_DATA06__ECSPI1_MOSI         945 #define MX6UL_PAD_CSI_DATA06__ECSPI1_MOSI               0x01fc 0x0488 0x053c 3 1
946 #define MX6UL_PAD_CSI_DATA06__EIM_AD06            946 #define MX6UL_PAD_CSI_DATA06__EIM_AD06                  0x01fc 0x0488 0x0000 4 0
947 #define MX6UL_PAD_CSI_DATA06__GPIO4_IO27          947 #define MX6UL_PAD_CSI_DATA06__GPIO4_IO27                0x01fc 0x0488 0x0000 5 0
948 #define MX6UL_PAD_CSI_DATA06__SAI1_RX_DATA        948 #define MX6UL_PAD_CSI_DATA06__SAI1_RX_DATA              0x01fc 0x0488 0x05e4 6 1
949 #define MX6UL_PAD_CSI_DATA06__USDHC1_RESET_B      949 #define MX6UL_PAD_CSI_DATA06__USDHC1_RESET_B            0x01fc 0x0488 0x0000 8 0
950 #define MX6UL_PAD_CSI_DATA07__CSI_DATA09          950 #define MX6UL_PAD_CSI_DATA07__CSI_DATA09                0x0200 0x048c 0x04e8 0 1
951 #define MX6UL_PAD_CSI_DATA07__USDHC2_DATA7        951 #define MX6UL_PAD_CSI_DATA07__USDHC2_DATA7              0x0200 0x048c 0x0698 1 2
952 #define MX6UL_PAD_CSI_DATA07__SIM2_PORT1_TRXD     952 #define MX6UL_PAD_CSI_DATA07__SIM2_PORT1_TRXD           0x0200 0x048c 0x0000 2 0
953 #define MX6UL_PAD_CSI_DATA07__ECSPI1_MISO         953 #define MX6UL_PAD_CSI_DATA07__ECSPI1_MISO               0x0200 0x048c 0x0538 3 1
954 #define MX6UL_PAD_CSI_DATA07__EIM_AD07            954 #define MX6UL_PAD_CSI_DATA07__EIM_AD07                  0x0200 0x048c 0x0000 4 0
955 #define MX6UL_PAD_CSI_DATA07__GPIO4_IO28          955 #define MX6UL_PAD_CSI_DATA07__GPIO4_IO28                0x0200 0x048c 0x0000 5 0
956 #define MX6UL_PAD_CSI_DATA07__SAI1_TX_DATA        956 #define MX6UL_PAD_CSI_DATA07__SAI1_TX_DATA              0x0200 0x048c 0x0000 6 0
957 #define MX6UL_PAD_CSI_DATA07__USDHC1_VSELECT      957 #define MX6UL_PAD_CSI_DATA07__USDHC1_VSELECT            0x0200 0x048c 0x0000 8 0
958                                                   958 
959 #endif /* __DTS_IMX6UL_PINFUNC_H */               959 #endif /* __DTS_IMX6UL_PINFUNC_H */
960                                                   960 

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php