1 // SPDX-License-Identifier: GPL-2.0 1 // SPDX-License-Identifier: GPL-2.0 2 /dts-v1/; 2 /dts-v1/; 3 3 4 #include <dt-bindings/clock/qcom,gcc-msm8960.h 4 #include <dt-bindings/clock/qcom,gcc-msm8960.h> 5 #include <dt-bindings/clock/qcom,lcc-msm8960.h 5 #include <dt-bindings/clock/qcom,lcc-msm8960.h> 6 #include <dt-bindings/reset/qcom,gcc-msm8960.h 6 #include <dt-bindings/reset/qcom,gcc-msm8960.h> 7 #include <dt-bindings/clock/qcom,mmcc-msm8960. 7 #include <dt-bindings/clock/qcom,mmcc-msm8960.h> 8 #include <dt-bindings/clock/qcom,rpmcc.h> 8 #include <dt-bindings/clock/qcom,rpmcc.h> 9 #include <dt-bindings/soc/qcom,gsbi.h> 9 #include <dt-bindings/soc/qcom,gsbi.h> 10 #include <dt-bindings/interrupt-controller/irq 10 #include <dt-bindings/interrupt-controller/irq.h> 11 #include <dt-bindings/interrupt-controller/arm 11 #include <dt-bindings/interrupt-controller/arm-gic.h> 12 / { 12 / { 13 #address-cells = <1>; 13 #address-cells = <1>; 14 #size-cells = <1>; 14 #size-cells = <1>; 15 model = "Qualcomm APQ8064"; 15 model = "Qualcomm APQ8064"; 16 compatible = "qcom,apq8064"; 16 compatible = "qcom,apq8064"; 17 interrupt-parent = <&intc>; 17 interrupt-parent = <&intc>; 18 18 19 reserved-memory { 19 reserved-memory { 20 #address-cells = <1>; 20 #address-cells = <1>; 21 #size-cells = <1>; 21 #size-cells = <1>; 22 ranges; 22 ranges; 23 23 24 smem_region: smem@80000000 { 24 smem_region: smem@80000000 { 25 reg = <0x80000000 0x20 25 reg = <0x80000000 0x200000>; 26 no-map; 26 no-map; 27 }; 27 }; 28 28 29 wcnss_mem: wcnss@8f000000 { 29 wcnss_mem: wcnss@8f000000 { 30 reg = <0x8f000000 0x70 30 reg = <0x8f000000 0x700000>; 31 no-map; 31 no-map; 32 }; 32 }; 33 }; 33 }; 34 34 35 cpus { 35 cpus { 36 #address-cells = <1>; 36 #address-cells = <1>; 37 #size-cells = <0>; 37 #size-cells = <0>; 38 38 39 CPU0: cpu@0 { 39 CPU0: cpu@0 { 40 compatible = "qcom,kra 40 compatible = "qcom,krait"; 41 enable-method = "qcom, 41 enable-method = "qcom,kpss-acc-v1"; 42 device_type = "cpu"; 42 device_type = "cpu"; 43 reg = <0>; 43 reg = <0>; 44 next-level-cache = <&L 44 next-level-cache = <&L2>; 45 qcom,acc = <&acc0>; 45 qcom,acc = <&acc0>; 46 qcom,saw = <&saw0>; 46 qcom,saw = <&saw0>; 47 cpu-idle-states = <&CP 47 cpu-idle-states = <&CPU_SPC>; 48 }; 48 }; 49 49 50 CPU1: cpu@1 { 50 CPU1: cpu@1 { 51 compatible = "qcom,kra 51 compatible = "qcom,krait"; 52 enable-method = "qcom, 52 enable-method = "qcom,kpss-acc-v1"; 53 device_type = "cpu"; 53 device_type = "cpu"; 54 reg = <1>; 54 reg = <1>; 55 next-level-cache = <&L 55 next-level-cache = <&L2>; 56 qcom,acc = <&acc1>; 56 qcom,acc = <&acc1>; 57 qcom,saw = <&saw1>; 57 qcom,saw = <&saw1>; 58 cpu-idle-states = <&CP 58 cpu-idle-states = <&CPU_SPC>; 59 }; 59 }; 60 60 61 CPU2: cpu@2 { 61 CPU2: cpu@2 { 62 compatible = "qcom,kra 62 compatible = "qcom,krait"; 63 enable-method = "qcom, 63 enable-method = "qcom,kpss-acc-v1"; 64 device_type = "cpu"; 64 device_type = "cpu"; 65 reg = <2>; 65 reg = <2>; 66 next-level-cache = <&L 66 next-level-cache = <&L2>; 67 qcom,acc = <&acc2>; 67 qcom,acc = <&acc2>; 68 qcom,saw = <&saw2>; 68 qcom,saw = <&saw2>; 69 cpu-idle-states = <&CP 69 cpu-idle-states = <&CPU_SPC>; 70 }; 70 }; 71 71 72 CPU3: cpu@3 { 72 CPU3: cpu@3 { 73 compatible = "qcom,kra 73 compatible = "qcom,krait"; 74 enable-method = "qcom, 74 enable-method = "qcom,kpss-acc-v1"; 75 device_type = "cpu"; 75 device_type = "cpu"; 76 reg = <3>; 76 reg = <3>; 77 next-level-cache = <&L 77 next-level-cache = <&L2>; 78 qcom,acc = <&acc3>; 78 qcom,acc = <&acc3>; 79 qcom,saw = <&saw3>; 79 qcom,saw = <&saw3>; 80 cpu-idle-states = <&CP 80 cpu-idle-states = <&CPU_SPC>; 81 }; 81 }; 82 82 83 L2: l2-cache { 83 L2: l2-cache { 84 compatible = "cache"; 84 compatible = "cache"; 85 cache-level = <2>; 85 cache-level = <2>; 86 cache-unified; 86 cache-unified; 87 }; 87 }; 88 88 89 idle-states { 89 idle-states { 90 CPU_SPC: cpu-spc { !! 90 CPU_SPC: spc { 91 compatible = " 91 compatible = "qcom,idle-state-spc", 92 92 "arm,idle-state"; 93 entry-latency- 93 entry-latency-us = <400>; 94 exit-latency-u 94 exit-latency-us = <900>; 95 min-residency- 95 min-residency-us = <3000>; 96 }; 96 }; 97 }; 97 }; 98 }; 98 }; 99 99 100 memory@0 { 100 memory@0 { 101 device_type = "memory"; 101 device_type = "memory"; 102 reg = <0x0 0x0>; 102 reg = <0x0 0x0>; 103 }; 103 }; 104 104 105 thermal-zones { 105 thermal-zones { 106 cpu0-thermal { 106 cpu0-thermal { 107 polling-delay-passive 107 polling-delay-passive = <250>; 108 polling-delay = <1000> 108 polling-delay = <1000>; 109 109 110 thermal-sensors = <&ts 110 thermal-sensors = <&tsens 7>; 111 coefficients = <1199 0 111 coefficients = <1199 0>; 112 112 113 trips { 113 trips { 114 cpu_alert0: tr 114 cpu_alert0: trip0 { 115 temper 115 temperature = <75000>; 116 hyster 116 hysteresis = <2000>; 117 type = 117 type = "passive"; 118 }; 118 }; 119 cpu_crit0: tri 119 cpu_crit0: trip1 { 120 temper 120 temperature = <110000>; 121 hyster 121 hysteresis = <2000>; 122 type = 122 type = "critical"; 123 }; 123 }; 124 }; 124 }; 125 }; 125 }; 126 126 127 cpu1-thermal { 127 cpu1-thermal { 128 polling-delay-passive 128 polling-delay-passive = <250>; 129 polling-delay = <1000> 129 polling-delay = <1000>; 130 130 131 thermal-sensors = <&ts 131 thermal-sensors = <&tsens 8>; 132 coefficients = <1132 0 132 coefficients = <1132 0>; 133 133 134 trips { 134 trips { 135 cpu_alert1: tr 135 cpu_alert1: trip0 { 136 temper 136 temperature = <75000>; 137 hyster 137 hysteresis = <2000>; 138 type = 138 type = "passive"; 139 }; 139 }; 140 cpu_crit1: tri 140 cpu_crit1: trip1 { 141 temper 141 temperature = <110000>; 142 hyster 142 hysteresis = <2000>; 143 type = 143 type = "critical"; 144 }; 144 }; 145 }; 145 }; 146 }; 146 }; 147 147 148 cpu2-thermal { 148 cpu2-thermal { 149 polling-delay-passive 149 polling-delay-passive = <250>; 150 polling-delay = <1000> 150 polling-delay = <1000>; 151 151 152 thermal-sensors = <&ts 152 thermal-sensors = <&tsens 9>; 153 coefficients = <1199 0 153 coefficients = <1199 0>; 154 154 155 trips { 155 trips { 156 cpu_alert2: tr 156 cpu_alert2: trip0 { 157 temper 157 temperature = <75000>; 158 hyster 158 hysteresis = <2000>; 159 type = 159 type = "passive"; 160 }; 160 }; 161 cpu_crit2: tri 161 cpu_crit2: trip1 { 162 temper 162 temperature = <110000>; 163 hyster 163 hysteresis = <2000>; 164 type = 164 type = "critical"; 165 }; 165 }; 166 }; 166 }; 167 }; 167 }; 168 168 169 cpu3-thermal { 169 cpu3-thermal { 170 polling-delay-passive 170 polling-delay-passive = <250>; 171 polling-delay = <1000> 171 polling-delay = <1000>; 172 172 173 thermal-sensors = <&ts 173 thermal-sensors = <&tsens 10>; 174 coefficients = <1132 0 174 coefficients = <1132 0>; 175 175 176 trips { 176 trips { 177 cpu_alert3: tr 177 cpu_alert3: trip0 { 178 temper 178 temperature = <75000>; 179 hyster 179 hysteresis = <2000>; 180 type = 180 type = "passive"; 181 }; 181 }; 182 cpu_crit3: tri 182 cpu_crit3: trip1 { 183 temper 183 temperature = <110000>; 184 hyster 184 hysteresis = <2000>; 185 type = 185 type = "critical"; 186 }; 186 }; 187 }; 187 }; 188 }; 188 }; 189 }; 189 }; 190 190 191 cpu-pmu { 191 cpu-pmu { 192 compatible = "qcom,krait-pmu"; 192 compatible = "qcom,krait-pmu"; 193 interrupts = <GIC_PPI 10 (GIC_ !! 193 interrupts = <1 10 0x304>; 194 }; 194 }; 195 195 196 clocks { 196 clocks { 197 cxo_board: cxo_board { 197 cxo_board: cxo_board { 198 compatible = "fixed-cl 198 compatible = "fixed-clock"; 199 #clock-cells = <0>; 199 #clock-cells = <0>; 200 clock-frequency = <192 200 clock-frequency = <19200000>; 201 }; 201 }; 202 202 203 pxo_board: pxo_board { 203 pxo_board: pxo_board { 204 compatible = "fixed-cl 204 compatible = "fixed-clock"; 205 #clock-cells = <0>; 205 #clock-cells = <0>; 206 clock-frequency = <270 206 clock-frequency = <27000000>; 207 }; 207 }; 208 208 209 sleep_clk: sleep_clk { 209 sleep_clk: sleep_clk { 210 compatible = "fixed-cl 210 compatible = "fixed-clock"; 211 #clock-cells = <0>; 211 #clock-cells = <0>; 212 clock-frequency = <327 212 clock-frequency = <32768>; 213 }; 213 }; 214 }; 214 }; 215 215 216 sfpb_mutex: hwmutex { 216 sfpb_mutex: hwmutex { 217 compatible = "qcom,sfpb-mutex" 217 compatible = "qcom,sfpb-mutex"; 218 syscon = <&sfpb_wrapper_mutex 218 syscon = <&sfpb_wrapper_mutex 0x604 0x4>; 219 #hwlock-cells = <1>; 219 #hwlock-cells = <1>; 220 }; 220 }; 221 221 222 smem { 222 smem { 223 compatible = "qcom,smem"; 223 compatible = "qcom,smem"; 224 memory-region = <&smem_region> 224 memory-region = <&smem_region>; 225 225 226 hwlocks = <&sfpb_mutex 3>; 226 hwlocks = <&sfpb_mutex 3>; 227 }; 227 }; 228 228 229 smsm { 229 smsm { 230 compatible = "qcom,smsm"; 230 compatible = "qcom,smsm"; 231 231 232 #address-cells = <1>; 232 #address-cells = <1>; 233 #size-cells = <0>; 233 #size-cells = <0>; 234 234 235 qcom,ipc-1 = <&l2cc 8 4>; 235 qcom,ipc-1 = <&l2cc 8 4>; 236 qcom,ipc-2 = <&l2cc 8 14>; 236 qcom,ipc-2 = <&l2cc 8 14>; 237 qcom,ipc-3 = <&l2cc 8 23>; 237 qcom,ipc-3 = <&l2cc 8 23>; 238 qcom,ipc-4 = <&sps_sic_non_sec 238 qcom,ipc-4 = <&sps_sic_non_secure 0x4094 0>; 239 239 240 apps_smsm: apps@0 { 240 apps_smsm: apps@0 { 241 reg = <0>; 241 reg = <0>; 242 #qcom,smem-state-cells 242 #qcom,smem-state-cells = <1>; 243 }; 243 }; 244 244 245 modem_smsm: modem@1 { 245 modem_smsm: modem@1 { 246 reg = <1>; 246 reg = <1>; 247 interrupts = <GIC_SPI !! 247 interrupts = <0 38 IRQ_TYPE_EDGE_RISING>; 248 248 249 interrupt-controller; 249 interrupt-controller; 250 #interrupt-cells = <2> 250 #interrupt-cells = <2>; 251 }; 251 }; 252 252 253 q6_smsm: q6@2 { 253 q6_smsm: q6@2 { 254 reg = <2>; 254 reg = <2>; 255 interrupts = <GIC_SPI !! 255 interrupts = <0 89 IRQ_TYPE_EDGE_RISING>; 256 256 257 interrupt-controller; 257 interrupt-controller; 258 #interrupt-cells = <2> 258 #interrupt-cells = <2>; 259 }; 259 }; 260 260 261 wcnss_smsm: wcnss@3 { 261 wcnss_smsm: wcnss@3 { 262 reg = <3>; 262 reg = <3>; 263 interrupts = <GIC_SPI !! 263 interrupts = <0 204 IRQ_TYPE_EDGE_RISING>; 264 264 265 interrupt-controller; 265 interrupt-controller; 266 #interrupt-cells = <2> 266 #interrupt-cells = <2>; 267 }; 267 }; 268 268 269 dsps_smsm: dsps@4 { 269 dsps_smsm: dsps@4 { 270 reg = <4>; 270 reg = <4>; 271 interrupts = <GIC_SPI !! 271 interrupts = <0 137 IRQ_TYPE_EDGE_RISING>; 272 272 273 interrupt-controller; 273 interrupt-controller; 274 #interrupt-cells = <2> 274 #interrupt-cells = <2>; 275 }; 275 }; 276 }; 276 }; 277 277 278 firmware { 278 firmware { 279 scm { 279 scm { 280 compatible = "qcom,scm 280 compatible = "qcom,scm-apq8064", "qcom,scm"; 281 281 282 clocks = <&rpmcc RPM_D 282 clocks = <&rpmcc RPM_DAYTONA_FABRIC_CLK>; 283 clock-names = "core"; 283 clock-names = "core"; 284 }; 284 }; 285 }; 285 }; 286 286 287 soc: soc { 287 soc: soc { 288 #address-cells = <1>; 288 #address-cells = <1>; 289 #size-cells = <1>; 289 #size-cells = <1>; 290 ranges; 290 ranges; 291 compatible = "simple-bus"; 291 compatible = "simple-bus"; 292 292 293 tlmm_pinmux: pinctrl@800000 { 293 tlmm_pinmux: pinctrl@800000 { 294 compatible = "qcom,apq 294 compatible = "qcom,apq8064-pinctrl"; 295 reg = <0x800000 0x4000 295 reg = <0x800000 0x4000>; 296 296 297 gpio-controller; 297 gpio-controller; 298 gpio-ranges = <&tlmm_p 298 gpio-ranges = <&tlmm_pinmux 0 0 90>; 299 #gpio-cells = <2>; 299 #gpio-cells = <2>; 300 interrupt-controller; 300 interrupt-controller; 301 #interrupt-cells = <2> 301 #interrupt-cells = <2>; 302 interrupts = <GIC_SPI !! 302 interrupts = <0 16 IRQ_TYPE_LEVEL_HIGH>; 303 303 304 pinctrl-names = "defau 304 pinctrl-names = "default"; 305 pinctrl-0 = <&ps_hold_ !! 305 pinctrl-0 = <&ps_hold>; 306 }; 306 }; 307 307 308 sfpb_wrapper_mutex: syscon@120 308 sfpb_wrapper_mutex: syscon@1200000 { 309 compatible = "syscon"; 309 compatible = "syscon"; 310 reg = <0x01200000 0x80 310 reg = <0x01200000 0x8000>; 311 }; 311 }; 312 312 313 intc: interrupt-controller@200 313 intc: interrupt-controller@2000000 { 314 compatible = "qcom,msm 314 compatible = "qcom,msm-qgic2"; 315 interrupt-controller; 315 interrupt-controller; 316 #interrupt-cells = <3> 316 #interrupt-cells = <3>; 317 reg = <0x02000000 0x10 317 reg = <0x02000000 0x1000>, 318 <0x02002000 0x10 318 <0x02002000 0x1000>; 319 }; 319 }; 320 320 321 timer@200a000 { 321 timer@200a000 { 322 compatible = "qcom,kps 322 compatible = "qcom,kpss-wdt-apq8064", "qcom,kpss-timer", 323 "qcom,msm 323 "qcom,msm-timer"; 324 interrupts = <GIC_PPI !! 324 interrupts = <1 1 0x301>, 325 <GIC_PPI !! 325 <1 2 0x301>, 326 <GIC_PPI !! 326 <1 3 0x301>; 327 reg = <0x0200a000 0x10 327 reg = <0x0200a000 0x100>; 328 clock-frequency = <270 328 clock-frequency = <27000000>; 329 cpu-offset = <0x80000> 329 cpu-offset = <0x80000>; 330 }; 330 }; 331 331 332 acc0: clock-controller@2088000 332 acc0: clock-controller@2088000 { 333 compatible = "qcom,kps 333 compatible = "qcom,kpss-acc-v1"; 334 reg = <0x02088000 0x10 334 reg = <0x02088000 0x1000>, <0x02008000 0x1000>; 335 clocks = <&gcc PLL8_VO 335 clocks = <&gcc PLL8_VOTE>, <&pxo_board>; 336 clock-names = "pll8_vo 336 clock-names = "pll8_vote", "pxo"; 337 clock-output-names = " 337 clock-output-names = "acpu0_aux"; 338 #clock-cells = <0>; 338 #clock-cells = <0>; 339 }; 339 }; 340 340 341 acc1: clock-controller@2098000 341 acc1: clock-controller@2098000 { 342 compatible = "qcom,kps 342 compatible = "qcom,kpss-acc-v1"; 343 reg = <0x02098000 0x10 343 reg = <0x02098000 0x1000>, <0x02008000 0x1000>; 344 clocks = <&gcc PLL8_VO 344 clocks = <&gcc PLL8_VOTE>, <&pxo_board>; 345 clock-names = "pll8_vo 345 clock-names = "pll8_vote", "pxo"; 346 clock-output-names = " 346 clock-output-names = "acpu1_aux"; 347 #clock-cells = <0>; 347 #clock-cells = <0>; 348 }; 348 }; 349 349 350 acc2: clock-controller@20a8000 350 acc2: clock-controller@20a8000 { 351 compatible = "qcom,kps 351 compatible = "qcom,kpss-acc-v1"; 352 reg = <0x020a8000 0x10 352 reg = <0x020a8000 0x1000>, <0x02008000 0x1000>; 353 clocks = <&gcc PLL8_VO 353 clocks = <&gcc PLL8_VOTE>, <&pxo_board>; 354 clock-names = "pll8_vo 354 clock-names = "pll8_vote", "pxo"; 355 clock-output-names = " 355 clock-output-names = "acpu2_aux"; 356 #clock-cells = <0>; 356 #clock-cells = <0>; 357 }; 357 }; 358 358 359 acc3: clock-controller@20b8000 359 acc3: clock-controller@20b8000 { 360 compatible = "qcom,kps 360 compatible = "qcom,kpss-acc-v1"; 361 reg = <0x020b8000 0x10 361 reg = <0x020b8000 0x1000>, <0x02008000 0x1000>; 362 clocks = <&gcc PLL8_VO 362 clocks = <&gcc PLL8_VOTE>, <&pxo_board>; 363 clock-names = "pll8_vo 363 clock-names = "pll8_vote", "pxo"; 364 clock-output-names = " 364 clock-output-names = "acpu3_aux"; 365 #clock-cells = <0>; 365 #clock-cells = <0>; 366 }; 366 }; 367 367 368 saw0: power-manager@2089000 { !! 368 saw0: power-controller@2089000 { 369 compatible = "qcom,apq 369 compatible = "qcom,apq8064-saw2-v1.1-cpu", "qcom,saw2"; 370 reg = <0x02089000 0x10 370 reg = <0x02089000 0x1000>, <0x02009000 0x1000>; 371 !! 371 regulator; 372 saw0_vreg: regulator { << 373 regulator-min- << 374 regulator-max- << 375 }; << 376 }; 372 }; 377 373 378 saw1: power-manager@2099000 { !! 374 saw1: power-controller@2099000 { 379 compatible = "qcom,apq 375 compatible = "qcom,apq8064-saw2-v1.1-cpu", "qcom,saw2"; 380 reg = <0x02099000 0x10 376 reg = <0x02099000 0x1000>, <0x02009000 0x1000>; 381 !! 377 regulator; 382 saw1_vreg: regulator { << 383 regulator-min- << 384 regulator-max- << 385 }; << 386 }; 378 }; 387 379 388 saw2: power-manager@20a9000 { !! 380 saw2: power-controller@20a9000 { 389 compatible = "qcom,apq 381 compatible = "qcom,apq8064-saw2-v1.1-cpu", "qcom,saw2"; 390 reg = <0x020a9000 0x10 382 reg = <0x020a9000 0x1000>, <0x02009000 0x1000>; 391 !! 383 regulator; 392 saw2_vreg: regulator { << 393 regulator-min- << 394 regulator-max- << 395 }; << 396 }; 384 }; 397 385 398 saw3: power-manager@20b9000 { !! 386 saw3: power-controller@20b9000 { 399 compatible = "qcom,apq 387 compatible = "qcom,apq8064-saw2-v1.1-cpu", "qcom,saw2"; 400 reg = <0x020b9000 0x10 388 reg = <0x020b9000 0x1000>, <0x02009000 0x1000>; 401 !! 389 regulator; 402 saw3_vreg: regulator { << 403 regulator-min- << 404 regulator-max- << 405 }; << 406 }; 390 }; 407 391 408 sps_sic_non_secure: sps-sic-no 392 sps_sic_non_secure: sps-sic-non-secure@12100000 { 409 compatible = "syscon"; 393 compatible = "syscon"; 410 reg = <0x12100000 0x10 394 reg = <0x12100000 0x10000>; 411 }; 395 }; 412 396 413 gsbi1: gsbi@12440000 { 397 gsbi1: gsbi@12440000 { 414 status = "disabled"; 398 status = "disabled"; 415 compatible = "qcom,gsb 399 compatible = "qcom,gsbi-v1.0.0"; 416 cell-index = <1>; 400 cell-index = <1>; 417 reg = <0x12440000 0x10 401 reg = <0x12440000 0x100>; 418 clocks = <&gcc GSBI1_H 402 clocks = <&gcc GSBI1_H_CLK>; 419 clock-names = "iface"; 403 clock-names = "iface"; 420 #address-cells = <1>; 404 #address-cells = <1>; 421 #size-cells = <1>; 405 #size-cells = <1>; 422 ranges; 406 ranges; 423 407 424 syscon-tcsr = <&tcsr>; 408 syscon-tcsr = <&tcsr>; 425 409 426 gsbi1_serial: serial@1 410 gsbi1_serial: serial@12450000 { 427 compatible = " 411 compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm"; 428 reg = <0x12450 412 reg = <0x12450000 0x100>, 429 <0x12400 413 <0x12400000 0x03>; 430 interrupts = < !! 414 interrupts = <0 193 IRQ_TYPE_LEVEL_HIGH>; 431 clocks = <&gcc 415 clocks = <&gcc GSBI1_UART_CLK>, <&gcc GSBI1_H_CLK>; 432 clock-names = 416 clock-names = "core", "iface"; 433 status = "disa 417 status = "disabled"; 434 }; 418 }; 435 419 436 gsbi1_i2c: i2c@1246000 420 gsbi1_i2c: i2c@12460000 { 437 compatible = " 421 compatible = "qcom,i2c-qup-v1.1.1"; 438 pinctrl-0 = <& !! 422 pinctrl-0 = <&i2c1_pins>; 439 pinctrl-1 = <& !! 423 pinctrl-1 = <&i2c1_pins_sleep>; 440 pinctrl-names 424 pinctrl-names = "default", "sleep"; 441 reg = <0x12460 425 reg = <0x12460000 0x1000>; 442 interrupts = < !! 426 interrupts = <0 194 IRQ_TYPE_LEVEL_HIGH>; 443 clocks = <&gcc 427 clocks = <&gcc GSBI1_QUP_CLK>, <&gcc GSBI1_H_CLK>; 444 clock-names = 428 clock-names = "core", "iface"; 445 #address-cells 429 #address-cells = <1>; 446 #size-cells = 430 #size-cells = <0>; 447 status = "disa 431 status = "disabled"; 448 }; 432 }; 449 433 450 }; 434 }; 451 435 452 gsbi2: gsbi@12480000 { 436 gsbi2: gsbi@12480000 { 453 status = "disabled"; 437 status = "disabled"; 454 compatible = "qcom,gsb 438 compatible = "qcom,gsbi-v1.0.0"; 455 cell-index = <2>; 439 cell-index = <2>; 456 reg = <0x12480000 0x10 440 reg = <0x12480000 0x100>; 457 clocks = <&gcc GSBI2_H 441 clocks = <&gcc GSBI2_H_CLK>; 458 clock-names = "iface"; 442 clock-names = "iface"; 459 #address-cells = <1>; 443 #address-cells = <1>; 460 #size-cells = <1>; 444 #size-cells = <1>; 461 ranges; 445 ranges; 462 446 463 syscon-tcsr = <&tcsr>; 447 syscon-tcsr = <&tcsr>; 464 448 465 gsbi2_i2c: i2c@124a000 449 gsbi2_i2c: i2c@124a0000 { 466 compatible = " 450 compatible = "qcom,i2c-qup-v1.1.1"; 467 reg = <0x124a0 451 reg = <0x124a0000 0x1000>; 468 pinctrl-0 = <& !! 452 pinctrl-0 = <&i2c2_pins>; 469 pinctrl-1 = <& !! 453 pinctrl-1 = <&i2c2_pins_sleep>; 470 pinctrl-names 454 pinctrl-names = "default", "sleep"; 471 interrupts = < !! 455 interrupts = <0 196 IRQ_TYPE_LEVEL_HIGH>; 472 clocks = <&gcc 456 clocks = <&gcc GSBI2_QUP_CLK>, <&gcc GSBI2_H_CLK>; 473 clock-names = 457 clock-names = "core", "iface"; 474 #address-cells 458 #address-cells = <1>; 475 #size-cells = 459 #size-cells = <0>; 476 status = "disa 460 status = "disabled"; 477 }; 461 }; 478 }; 462 }; 479 463 480 gsbi3: gsbi@16200000 { 464 gsbi3: gsbi@16200000 { 481 status = "disabled"; 465 status = "disabled"; 482 compatible = "qcom,gsb 466 compatible = "qcom,gsbi-v1.0.0"; 483 cell-index = <3>; 467 cell-index = <3>; 484 reg = <0x16200000 0x10 468 reg = <0x16200000 0x100>; 485 clocks = <&gcc GSBI3_H 469 clocks = <&gcc GSBI3_H_CLK>; 486 clock-names = "iface"; 470 clock-names = "iface"; 487 #address-cells = <1>; 471 #address-cells = <1>; 488 #size-cells = <1>; 472 #size-cells = <1>; 489 ranges; 473 ranges; 490 gsbi3_i2c: i2c@1628000 474 gsbi3_i2c: i2c@16280000 { 491 compatible = " 475 compatible = "qcom,i2c-qup-v1.1.1"; 492 pinctrl-0 = <& !! 476 pinctrl-0 = <&i2c3_pins>; 493 pinctrl-1 = <& !! 477 pinctrl-1 = <&i2c3_pins_sleep>; 494 pinctrl-names 478 pinctrl-names = "default", "sleep"; 495 reg = <0x16280 479 reg = <0x16280000 0x1000>; 496 interrupts = < 480 interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>; 497 clocks = <&gcc 481 clocks = <&gcc GSBI3_QUP_CLK>, 498 <&gcc 482 <&gcc GSBI3_H_CLK>; 499 clock-names = 483 clock-names = "core", "iface"; 500 #address-cells 484 #address-cells = <1>; 501 #size-cells = 485 #size-cells = <0>; 502 status = "disa 486 status = "disabled"; 503 }; 487 }; 504 }; 488 }; 505 489 506 gsbi4: gsbi@16300000 { 490 gsbi4: gsbi@16300000 { 507 status = "disabled"; 491 status = "disabled"; 508 compatible = "qcom,gsb 492 compatible = "qcom,gsbi-v1.0.0"; 509 cell-index = <4>; 493 cell-index = <4>; 510 reg = <0x16300000 0x03 494 reg = <0x16300000 0x03>; 511 clocks = <&gcc GSBI4_H 495 clocks = <&gcc GSBI4_H_CLK>; 512 clock-names = "iface"; 496 clock-names = "iface"; 513 #address-cells = <1>; 497 #address-cells = <1>; 514 #size-cells = <1>; 498 #size-cells = <1>; 515 ranges; 499 ranges; 516 500 517 gsbi4_serial: serial@1 501 gsbi4_serial: serial@16340000 { 518 compatible = " 502 compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm"; 519 reg = <0x16340 503 reg = <0x16340000 0x100>, 520 <0x16300 504 <0x16300000 0x3>; 521 interrupts = < 505 interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>; 522 pinctrl-0 = <& 506 pinctrl-0 = <&gsbi4_uart_pin_a>; 523 pinctrl-names 507 pinctrl-names = "default"; 524 clocks = <&gcc 508 clocks = <&gcc GSBI4_UART_CLK>, <&gcc GSBI4_H_CLK>; 525 clock-names = 509 clock-names = "core", "iface"; 526 status = "disa 510 status = "disabled"; 527 }; 511 }; 528 512 529 gsbi4_i2c: i2c@1638000 513 gsbi4_i2c: i2c@16380000 { 530 compatible = " 514 compatible = "qcom,i2c-qup-v1.1.1"; 531 pinctrl-0 = <& !! 515 pinctrl-0 = <&i2c4_pins>; 532 pinctrl-1 = <& !! 516 pinctrl-1 = <&i2c4_pins_sleep>; 533 pinctrl-names 517 pinctrl-names = "default", "sleep"; 534 reg = <0x16380 518 reg = <0x16380000 0x1000>; 535 interrupts = < 519 interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>; 536 clocks = <&gcc 520 clocks = <&gcc GSBI4_QUP_CLK>, 537 <&gcc 521 <&gcc GSBI4_H_CLK>; 538 clock-names = 522 clock-names = "core", "iface"; 539 status = "disa 523 status = "disabled"; 540 }; 524 }; 541 }; 525 }; 542 526 543 gsbi5: gsbi@1a200000 { 527 gsbi5: gsbi@1a200000 { 544 status = "disabled"; 528 status = "disabled"; 545 compatible = "qcom,gsb 529 compatible = "qcom,gsbi-v1.0.0"; 546 cell-index = <5>; 530 cell-index = <5>; 547 reg = <0x1a200000 0x03 531 reg = <0x1a200000 0x03>; 548 clocks = <&gcc GSBI5_H 532 clocks = <&gcc GSBI5_H_CLK>; 549 clock-names = "iface"; 533 clock-names = "iface"; 550 #address-cells = <1>; 534 #address-cells = <1>; 551 #size-cells = <1>; 535 #size-cells = <1>; 552 ranges; 536 ranges; 553 537 554 gsbi5_serial: serial@1 538 gsbi5_serial: serial@1a240000 { 555 compatible = " 539 compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm"; 556 reg = <0x1a240 540 reg = <0x1a240000 0x100>, 557 <0x1a200 541 <0x1a200000 0x03>; 558 interrupts = < !! 542 interrupts = <0 154 IRQ_TYPE_LEVEL_HIGH>; 559 clocks = <&gcc 543 clocks = <&gcc GSBI5_UART_CLK>, <&gcc GSBI5_H_CLK>; 560 clock-names = 544 clock-names = "core", "iface"; 561 status = "disa 545 status = "disabled"; 562 }; 546 }; 563 547 564 gsbi5_spi: spi@1a28000 548 gsbi5_spi: spi@1a280000 { 565 compatible = " 549 compatible = "qcom,spi-qup-v1.1.1"; 566 reg = <0x1a280 550 reg = <0x1a280000 0x1000>; 567 interrupts = < !! 551 interrupts = <0 155 IRQ_TYPE_LEVEL_HIGH>; 568 pinctrl-0 = <& !! 552 pinctrl-0 = <&spi5_default>; 569 pinctrl-1 = <& !! 553 pinctrl-1 = <&spi5_sleep>; 570 pinctrl-names 554 pinctrl-names = "default", "sleep"; 571 clocks = <&gcc 555 clocks = <&gcc GSBI5_QUP_CLK>, <&gcc GSBI5_H_CLK>; 572 clock-names = 556 clock-names = "core", "iface"; 573 status = "disa 557 status = "disabled"; 574 #address-cells 558 #address-cells = <1>; 575 #size-cells = 559 #size-cells = <0>; 576 }; 560 }; 577 }; 561 }; 578 562 579 gsbi6: gsbi@16500000 { 563 gsbi6: gsbi@16500000 { 580 status = "disabled"; 564 status = "disabled"; 581 compatible = "qcom,gsb 565 compatible = "qcom,gsbi-v1.0.0"; 582 cell-index = <6>; 566 cell-index = <6>; 583 reg = <0x16500000 0x03 567 reg = <0x16500000 0x03>; 584 clocks = <&gcc GSBI6_H 568 clocks = <&gcc GSBI6_H_CLK>; 585 clock-names = "iface"; 569 clock-names = "iface"; 586 #address-cells = <1>; 570 #address-cells = <1>; 587 #size-cells = <1>; 571 #size-cells = <1>; 588 ranges; 572 ranges; 589 573 590 gsbi6_serial: serial@1 574 gsbi6_serial: serial@16540000 { 591 compatible = " 575 compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm"; 592 reg = <0x16540 576 reg = <0x16540000 0x100>, 593 <0x16500 577 <0x16500000 0x03>; 594 interrupts = < !! 578 interrupts = <0 156 IRQ_TYPE_LEVEL_HIGH>; 595 clocks = <&gcc 579 clocks = <&gcc GSBI6_UART_CLK>, <&gcc GSBI6_H_CLK>; 596 clock-names = 580 clock-names = "core", "iface"; 597 status = "disa 581 status = "disabled"; 598 }; 582 }; 599 583 600 gsbi6_i2c: i2c@1658000 584 gsbi6_i2c: i2c@16580000 { 601 compatible = " 585 compatible = "qcom,i2c-qup-v1.1.1"; 602 pinctrl-0 = <& !! 586 pinctrl-0 = <&i2c6_pins>; 603 pinctrl-1 = <& !! 587 pinctrl-1 = <&i2c6_pins_sleep>; 604 pinctrl-names 588 pinctrl-names = "default", "sleep"; 605 reg = <0x16580 589 reg = <0x16580000 0x1000>; 606 interrupts = < 590 interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>; 607 clocks = <&gcc 591 clocks = <&gcc GSBI6_QUP_CLK>, 608 <&gcc 592 <&gcc GSBI6_H_CLK>; 609 clock-names = 593 clock-names = "core", "iface"; 610 status = "disa 594 status = "disabled"; 611 }; 595 }; 612 }; 596 }; 613 597 614 gsbi7: gsbi@16600000 { 598 gsbi7: gsbi@16600000 { 615 status = "disabled"; 599 status = "disabled"; 616 compatible = "qcom,gsb 600 compatible = "qcom,gsbi-v1.0.0"; 617 cell-index = <7>; 601 cell-index = <7>; 618 reg = <0x16600000 0x10 602 reg = <0x16600000 0x100>; 619 clocks = <&gcc GSBI7_H 603 clocks = <&gcc GSBI7_H_CLK>; 620 clock-names = "iface"; 604 clock-names = "iface"; 621 #address-cells = <1>; 605 #address-cells = <1>; 622 #size-cells = <1>; 606 #size-cells = <1>; 623 ranges; 607 ranges; 624 syscon-tcsr = <&tcsr>; 608 syscon-tcsr = <&tcsr>; 625 609 626 gsbi7_serial: serial@1 610 gsbi7_serial: serial@16640000 { 627 compatible = " 611 compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm"; 628 reg = <0x16640 612 reg = <0x16640000 0x1000>, 629 <0x16600 613 <0x16600000 0x1000>; 630 interrupts = < !! 614 interrupts = <0 158 IRQ_TYPE_LEVEL_HIGH>; 631 clocks = <&gcc 615 clocks = <&gcc GSBI7_UART_CLK>, <&gcc GSBI7_H_CLK>; 632 clock-names = 616 clock-names = "core", "iface"; 633 status = "disa 617 status = "disabled"; 634 }; 618 }; 635 619 636 gsbi7_i2c: i2c@1668000 620 gsbi7_i2c: i2c@16680000 { 637 compatible = " 621 compatible = "qcom,i2c-qup-v1.1.1"; 638 pinctrl-0 = <& !! 622 pinctrl-0 = <&i2c7_pins>; 639 pinctrl-1 = <& !! 623 pinctrl-1 = <&i2c7_pins_sleep>; 640 pinctrl-names 624 pinctrl-names = "default", "sleep"; 641 reg = <0x16680 625 reg = <0x16680000 0x1000>; 642 interrupts = < 626 interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>; 643 clocks = <&gcc 627 clocks = <&gcc GSBI7_QUP_CLK>, 644 <&gcc 628 <&gcc GSBI7_H_CLK>; 645 clock-names = 629 clock-names = "core", "iface"; 646 status = "disa 630 status = "disabled"; 647 }; 631 }; 648 }; 632 }; 649 633 650 rng@1a500000 { 634 rng@1a500000 { 651 compatible = "qcom,prn 635 compatible = "qcom,prng"; 652 reg = <0x1a500000 0x20 636 reg = <0x1a500000 0x200>; 653 clocks = <&gcc PRNG_CL 637 clocks = <&gcc PRNG_CLK>; 654 clock-names = "core"; 638 clock-names = "core"; 655 }; 639 }; 656 640 657 ssbi2: ssbi@c00000 { 641 ssbi2: ssbi@c00000 { 658 compatible = "qcom,ssb 642 compatible = "qcom,ssbi"; 659 reg = <0x00c00000 0x10 643 reg = <0x00c00000 0x1000>; 660 qcom,controller-type = 644 qcom,controller-type = "pmic-arbiter"; 661 }; 645 }; 662 646 663 ssbi: ssbi@500000 { 647 ssbi: ssbi@500000 { 664 compatible = "qcom,ssb 648 compatible = "qcom,ssbi"; 665 reg = <0x00500000 0x10 649 reg = <0x00500000 0x1000>; 666 qcom,controller-type = 650 qcom,controller-type = "pmic-arbiter"; 667 }; 651 }; 668 652 669 qfprom: efuse@700000 { !! 653 qfprom: qfprom@700000 { 670 compatible = "qcom,apq 654 compatible = "qcom,apq8064-qfprom", "qcom,qfprom"; 671 reg = <0x00700000 0x10 655 reg = <0x00700000 0x1000>; 672 #address-cells = <1>; 656 #address-cells = <1>; 673 #size-cells = <1>; 657 #size-cells = <1>; 674 !! 658 ranges; 675 tsens_calib: calib@404 659 tsens_calib: calib@404 { 676 reg = <0x404 0 660 reg = <0x404 0x10>; 677 }; 661 }; 678 tsens_backup: backup_c 662 tsens_backup: backup_calib@414 { 679 reg = <0x414 0 663 reg = <0x414 0x10>; 680 }; 664 }; 681 }; 665 }; 682 666 683 gcc: clock-controller@900000 { 667 gcc: clock-controller@900000 { 684 compatible = "qcom,gcc 668 compatible = "qcom,gcc-apq8064", "syscon"; 685 reg = <0x00900000 0x40 669 reg = <0x00900000 0x4000>; 686 #clock-cells = <1>; 670 #clock-cells = <1>; >> 671 #power-domain-cells = <1>; 687 #reset-cells = <1>; 672 #reset-cells = <1>; 688 clocks = <&cxo_board>, 673 clocks = <&cxo_board>, 689 <&pxo_board>, 674 <&pxo_board>, 690 <&lcc PLL4>; 675 <&lcc PLL4>; 691 clock-names = "cxo", " 676 clock-names = "cxo", "pxo", "pll4"; 692 677 693 tsens: thermal-sensor 678 tsens: thermal-sensor { 694 compatible = " 679 compatible = "qcom,msm8960-tsens"; 695 680 696 nvmem-cells = 681 nvmem-cells = <&tsens_calib>, <&tsens_backup>; 697 nvmem-cell-nam 682 nvmem-cell-names = "calib", "calib_backup"; 698 interrupts = < 683 interrupts = <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>; 699 interrupt-name 684 interrupt-names = "uplow"; 700 685 701 #qcom,sensors 686 #qcom,sensors = <11>; 702 #thermal-senso 687 #thermal-sensor-cells = <1>; 703 }; 688 }; 704 }; 689 }; 705 690 706 lcc: clock-controller@28000000 691 lcc: clock-controller@28000000 { 707 compatible = "qcom,lcc 692 compatible = "qcom,lcc-apq8064"; 708 reg = <0x28000000 0x10 693 reg = <0x28000000 0x1000>; 709 #clock-cells = <1>; 694 #clock-cells = <1>; 710 #reset-cells = <1>; 695 #reset-cells = <1>; 711 clocks = <&pxo_board>, 696 clocks = <&pxo_board>, 712 <&gcc PLL4_VO 697 <&gcc PLL4_VOTE>, 713 <0>, 698 <0>, 714 <0>, <0>, 699 <0>, <0>, 715 <0>, <0>, 700 <0>, <0>, 716 <0>; 701 <0>; 717 clock-names = "pxo", 702 clock-names = "pxo", 718 "pll4_vo 703 "pll4_vote", 719 "mi2s_co 704 "mi2s_codec_clk", 720 "codec_i 705 "codec_i2s_mic_codec_clk", 721 "spare_i 706 "spare_i2s_mic_codec_clk", 722 "codec_i 707 "codec_i2s_spkr_codec_clk", 723 "spare_i 708 "spare_i2s_spkr_codec_clk", 724 "pcm_cod 709 "pcm_codec_clk"; 725 }; 710 }; 726 711 727 mmcc: clock-controller@4000000 712 mmcc: clock-controller@4000000 { 728 compatible = "qcom,mmc 713 compatible = "qcom,mmcc-apq8064"; 729 reg = <0x4000000 0x100 714 reg = <0x4000000 0x1000>; 730 #clock-cells = <1>; 715 #clock-cells = <1>; 731 #power-domain-cells = 716 #power-domain-cells = <1>; 732 #reset-cells = <1>; 717 #reset-cells = <1>; 733 clocks = <&pxo_board>, 718 clocks = <&pxo_board>, 734 <&gcc PLL3>, 719 <&gcc PLL3>, 735 <&gcc PLL8_VO 720 <&gcc PLL8_VOTE>, 736 <&dsi0_phy 1> 721 <&dsi0_phy 1>, 737 <&dsi0_phy 0> 722 <&dsi0_phy 0>, 738 <&dsi1_phy 1> 723 <&dsi1_phy 1>, 739 <&dsi1_phy 0> 724 <&dsi1_phy 0>, 740 <&hdmi_phy>; 725 <&hdmi_phy>; 741 clock-names = "pxo", 726 clock-names = "pxo", 742 "pll3", 727 "pll3", 743 "pll8_vo 728 "pll8_vote", 744 "dsi1pll 729 "dsi1pll", 745 "dsi1pll 730 "dsi1pllbyte", 746 "dsi2pll 731 "dsi2pll", 747 "dsi2pll 732 "dsi2pllbyte", 748 "hdmipll 733 "hdmipll"; 749 }; 734 }; 750 735 751 l2cc: clock-controller@2011000 736 l2cc: clock-controller@2011000 { 752 compatible = "qcom,kps 737 compatible = "qcom,kpss-gcc-apq8064", "qcom,kpss-gcc", "syscon"; 753 reg = <0x2011000 0x100 738 reg = <0x2011000 0x1000>; 754 clocks = <&gcc PLL8_VO 739 clocks = <&gcc PLL8_VOTE>, <&pxo_board>; 755 clock-names = "pll8_vo 740 clock-names = "pll8_vote", "pxo"; 756 #clock-cells = <0>; 741 #clock-cells = <0>; 757 }; 742 }; 758 743 759 rpm: rpm@108000 { 744 rpm: rpm@108000 { 760 compatible = "qcom,rpm 745 compatible = "qcom,rpm-apq8064"; 761 reg = <0x108000 0x1000 746 reg = <0x108000 0x1000>; 762 qcom,ipc = <&l2cc 0x8 747 qcom,ipc = <&l2cc 0x8 2>; 763 748 764 interrupts = <GIC_SPI 749 interrupts = <GIC_SPI 19 IRQ_TYPE_EDGE_RISING>, 765 <GIC_SPI 750 <GIC_SPI 21 IRQ_TYPE_EDGE_RISING>, 766 <GIC_SPI 751 <GIC_SPI 22 IRQ_TYPE_EDGE_RISING>; 767 interrupt-names = "ack 752 interrupt-names = "ack", "err", "wakeup"; 768 753 769 rpmcc: clock-controlle 754 rpmcc: clock-controller { 770 compatible = " 755 compatible = "qcom,rpmcc-apq8064", "qcom,rpmcc"; 771 #clock-cells = 756 #clock-cells = <1>; 772 clocks = <&pxo 757 clocks = <&pxo_board>, <&cxo_board>; 773 clock-names = 758 clock-names = "pxo", "cxo"; 774 }; 759 }; 775 }; 760 }; 776 761 777 usb1: usb@12500000 { 762 usb1: usb@12500000 { 778 compatible = "qcom,ci- 763 compatible = "qcom,ci-hdrc"; 779 reg = <0x12500000 0x20 764 reg = <0x12500000 0x200>, 780 <0x12500200 0x20 765 <0x12500200 0x200>; 781 interrupts = <GIC_SPI 766 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>; 782 clocks = <&gcc USB_HS1 767 clocks = <&gcc USB_HS1_XCVR_CLK>, <&gcc USB_HS1_H_CLK>; 783 clock-names = "core", 768 clock-names = "core", "iface"; 784 assigned-clocks = <&gc 769 assigned-clocks = <&gcc USB_HS1_XCVR_CLK>; 785 assigned-clock-rates = 770 assigned-clock-rates = <60000000>; 786 resets = <&gcc USB_HS1 771 resets = <&gcc USB_HS1_RESET>; 787 reset-names = "core"; 772 reset-names = "core"; 788 phy_type = "ulpi"; 773 phy_type = "ulpi"; 789 ahb-burst-config = <0> 774 ahb-burst-config = <0>; 790 phys = <&usb_hs1_phy>; 775 phys = <&usb_hs1_phy>; 791 phy-names = "usb-phy"; 776 phy-names = "usb-phy"; 792 status = "disabled"; 777 status = "disabled"; 793 #reset-cells = <1>; 778 #reset-cells = <1>; 794 779 795 ulpi { 780 ulpi { 796 usb_hs1_phy: p 781 usb_hs1_phy: phy { 797 compat 782 compatible = "qcom,usb-hs-phy-apq8064", 798 783 "qcom,usb-hs-phy"; 799 clocks 784 clocks = <&sleep_clk>, <&cxo_board>; 800 clock- 785 clock-names = "sleep", "ref"; 801 resets 786 resets = <&usb1 0>; 802 reset- 787 reset-names = "por"; 803 #phy-c 788 #phy-cells = <0>; 804 }; 789 }; 805 }; 790 }; 806 }; 791 }; 807 792 808 usb3: usb@12520000 { 793 usb3: usb@12520000 { 809 compatible = "qcom,ci- 794 compatible = "qcom,ci-hdrc"; 810 reg = <0x12520000 0x20 795 reg = <0x12520000 0x200>, 811 <0x12520200 0x20 796 <0x12520200 0x200>; 812 interrupts = <GIC_SPI 797 interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>; 813 clocks = <&gcc USB_HS3 798 clocks = <&gcc USB_HS3_XCVR_CLK>, <&gcc USB_HS3_H_CLK>; 814 clock-names = "core", 799 clock-names = "core", "iface"; 815 assigned-clocks = <&gc 800 assigned-clocks = <&gcc USB_HS3_XCVR_CLK>; 816 assigned-clock-rates = 801 assigned-clock-rates = <60000000>; 817 resets = <&gcc USB_HS3 802 resets = <&gcc USB_HS3_RESET>; 818 reset-names = "core"; 803 reset-names = "core"; 819 phy_type = "ulpi"; 804 phy_type = "ulpi"; 820 ahb-burst-config = <0> 805 ahb-burst-config = <0>; 821 phys = <&usb_hs3_phy>; 806 phys = <&usb_hs3_phy>; 822 phy-names = "usb-phy"; 807 phy-names = "usb-phy"; 823 status = "disabled"; 808 status = "disabled"; 824 #reset-cells = <1>; 809 #reset-cells = <1>; 825 810 826 ulpi { 811 ulpi { 827 usb_hs3_phy: p 812 usb_hs3_phy: phy { 828 compat 813 compatible = "qcom,usb-hs-phy-apq8064", 829 814 "qcom,usb-hs-phy"; 830 #phy-c 815 #phy-cells = <0>; 831 clocks 816 clocks = <&sleep_clk>, <&cxo_board>; 832 clock- 817 clock-names = "sleep", "ref"; 833 resets 818 resets = <&usb3 0>; 834 reset- 819 reset-names = "por"; 835 }; 820 }; 836 }; 821 }; 837 }; 822 }; 838 823 839 usb4: usb@12530000 { 824 usb4: usb@12530000 { 840 compatible = "qcom,ci- 825 compatible = "qcom,ci-hdrc"; 841 reg = <0x12530000 0x20 826 reg = <0x12530000 0x200>, 842 <0x12530200 0x20 827 <0x12530200 0x200>; 843 interrupts = <GIC_SPI 828 interrupts = <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>; 844 clocks = <&gcc USB_HS4 829 clocks = <&gcc USB_HS4_XCVR_CLK>, <&gcc USB_HS4_H_CLK>; 845 clock-names = "core", 830 clock-names = "core", "iface"; 846 assigned-clocks = <&gc 831 assigned-clocks = <&gcc USB_HS4_XCVR_CLK>; 847 assigned-clock-rates = 832 assigned-clock-rates = <60000000>; 848 resets = <&gcc USB_HS4 833 resets = <&gcc USB_HS4_RESET>; 849 reset-names = "core"; 834 reset-names = "core"; 850 phy_type = "ulpi"; 835 phy_type = "ulpi"; 851 ahb-burst-config = <0> 836 ahb-burst-config = <0>; 852 phys = <&usb_hs4_phy>; 837 phys = <&usb_hs4_phy>; 853 phy-names = "usb-phy"; 838 phy-names = "usb-phy"; 854 status = "disabled"; 839 status = "disabled"; 855 #reset-cells = <1>; 840 #reset-cells = <1>; 856 841 857 ulpi { 842 ulpi { 858 usb_hs4_phy: p 843 usb_hs4_phy: phy { 859 compat 844 compatible = "qcom,usb-hs-phy-apq8064", 860 845 "qcom,usb-hs-phy"; 861 #phy-c 846 #phy-cells = <0>; 862 clocks 847 clocks = <&sleep_clk>, <&cxo_board>; 863 clock- 848 clock-names = "sleep", "ref"; 864 resets 849 resets = <&usb4 0>; 865 reset- 850 reset-names = "por"; 866 }; 851 }; 867 }; 852 }; 868 }; 853 }; 869 854 870 sata_phy0: phy@1b400000 { 855 sata_phy0: phy@1b400000 { 871 compatible = "qcom,apq 856 compatible = "qcom,apq8064-sata-phy"; 872 status = "disabled"; 857 status = "disabled"; 873 reg = <0x1b400000 0x20 858 reg = <0x1b400000 0x200>; >> 859 reg-names = "phy_mem"; 874 clocks = <&gcc SATA_PH 860 clocks = <&gcc SATA_PHY_CFG_CLK>; 875 clock-names = "cfg"; 861 clock-names = "cfg"; 876 #phy-cells = <0>; 862 #phy-cells = <0>; 877 }; 863 }; 878 864 879 sata0: sata@29000000 { 865 sata0: sata@29000000 { 880 compatible = "qcom,apq 866 compatible = "qcom,apq8064-ahci", "generic-ahci"; 881 status = "disabled"; 867 status = "disabled"; 882 reg = <0x29000000 868 reg = <0x29000000 0x180>; 883 interrupts = <GIC_SPI 869 interrupts = <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>; 884 870 885 clocks = <&gcc SFAB_SA 871 clocks = <&gcc SFAB_SATA_S_H_CLK>, 886 <&gcc SATA_H_ 872 <&gcc SATA_H_CLK>, 887 <&gcc SATA_A_ 873 <&gcc SATA_A_CLK>, 888 <&gcc SATA_RX 874 <&gcc SATA_RXOOB_CLK>, 889 <&gcc SATA_PM 875 <&gcc SATA_PMALIVE_CLK>; 890 clock-names = "slave_i 876 clock-names = "slave_iface", 891 "iface", 877 "iface", 892 "core", !! 878 "bus", 893 "rxoob", 879 "rxoob", 894 "pmalive !! 880 "core_pmalive"; 895 881 896 assigned-clocks = <&gc 882 assigned-clocks = <&gcc SATA_RXOOB_CLK>, 897 <&gc 883 <&gcc SATA_PMALIVE_CLK>; 898 assigned-clock-rates = 884 assigned-clock-rates = <100000000>, <100000000>; 899 885 900 phys = <&sata_phy0>; 886 phys = <&sata_phy0>; 901 phy-names = "sata-phy" 887 phy-names = "sata-phy"; 902 ports-implemented = <0 888 ports-implemented = <0x1>; 903 }; 889 }; 904 890 905 sdcc3: mmc@12180000 { 891 sdcc3: mmc@12180000 { 906 compatible = "arm,pl18 892 compatible = "arm,pl18x", "arm,primecell"; 907 arm,primecell-periphid 893 arm,primecell-periphid = <0x00051180>; 908 status = "disabled"; 894 status = "disabled"; 909 reg = <0x12180000 0x20 895 reg = <0x12180000 0x2000>; 910 interrupts = <GIC_SPI 896 interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>; 911 clocks = <&gcc SDC3_CL 897 clocks = <&gcc SDC3_CLK>, <&gcc SDC3_H_CLK>; 912 clock-names = "mclk", 898 clock-names = "mclk", "apb_pclk"; 913 bus-width = <4>; 899 bus-width = <4>; 914 cap-sd-highspeed; 900 cap-sd-highspeed; 915 cap-mmc-highspeed; 901 cap-mmc-highspeed; 916 max-frequency = <19200 902 max-frequency = <192000000>; 917 no-1-8-v; 903 no-1-8-v; 918 dmas = <&sdcc3bam 2>, 904 dmas = <&sdcc3bam 2>, <&sdcc3bam 1>; 919 dma-names = "tx", "rx" 905 dma-names = "tx", "rx"; 920 }; 906 }; 921 907 922 sdcc3bam: dma-controller@12182 908 sdcc3bam: dma-controller@12182000 { 923 compatible = "qcom,bam 909 compatible = "qcom,bam-v1.3.0"; 924 reg = <0x12182000 0x80 910 reg = <0x12182000 0x8000>; 925 interrupts = <GIC_SPI !! 911 interrupts = <0 96 IRQ_TYPE_LEVEL_HIGH>; 926 clocks = <&gcc SDC3_H_ 912 clocks = <&gcc SDC3_H_CLK>; 927 clock-names = "bam_clk 913 clock-names = "bam_clk"; 928 #dma-cells = <1>; 914 #dma-cells = <1>; 929 qcom,ee = <0>; 915 qcom,ee = <0>; 930 }; 916 }; 931 917 932 sdcc4: mmc@121c0000 { 918 sdcc4: mmc@121c0000 { 933 compatible = "arm,pl18 919 compatible = "arm,pl18x", "arm,primecell"; 934 arm,primecell-periphid 920 arm,primecell-periphid = <0x00051180>; 935 status = "disabled"; 921 status = "disabled"; 936 reg = <0x121c0000 0x20 922 reg = <0x121c0000 0x2000>; 937 interrupts = <GIC_SPI 923 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>; 938 clocks = <&gcc SDC4_CL 924 clocks = <&gcc SDC4_CLK>, <&gcc SDC4_H_CLK>; 939 clock-names = "mclk", 925 clock-names = "mclk", "apb_pclk"; 940 bus-width = <4>; 926 bus-width = <4>; 941 cap-sd-highspeed; 927 cap-sd-highspeed; 942 cap-mmc-highspeed; 928 cap-mmc-highspeed; 943 max-frequency = <48000 929 max-frequency = <48000000>; 944 dmas = <&sdcc4bam 2>, 930 dmas = <&sdcc4bam 2>, <&sdcc4bam 1>; 945 dma-names = "tx", "rx" 931 dma-names = "tx", "rx"; 946 pinctrl-names = "defau 932 pinctrl-names = "default"; 947 pinctrl-0 = <&sdc4_def !! 933 pinctrl-0 = <&sdc4_gpios>; 948 }; 934 }; 949 935 950 sdcc4bam: dma-controller@121c2 936 sdcc4bam: dma-controller@121c2000 { 951 compatible = "qcom,bam 937 compatible = "qcom,bam-v1.3.0"; 952 reg = <0x121c2000 0x80 938 reg = <0x121c2000 0x8000>; 953 interrupts = <GIC_SPI !! 939 interrupts = <0 95 IRQ_TYPE_LEVEL_HIGH>; 954 clocks = <&gcc SDC4_H_ 940 clocks = <&gcc SDC4_H_CLK>; 955 clock-names = "bam_clk 941 clock-names = "bam_clk"; 956 #dma-cells = <1>; 942 #dma-cells = <1>; 957 qcom,ee = <0>; 943 qcom,ee = <0>; 958 }; 944 }; 959 945 960 sdcc1: mmc@12400000 { 946 sdcc1: mmc@12400000 { 961 status = "disabled"; 947 status = "disabled"; 962 compatible = "arm,pl18 948 compatible = "arm,pl18x", "arm,primecell"; 963 pinctrl-names = "defau 949 pinctrl-names = "default"; 964 pinctrl-0 = <&sdcc1_de !! 950 pinctrl-0 = <&sdcc1_pins>; 965 arm,primecell-periphid 951 arm,primecell-periphid = <0x00051180>; 966 reg = <0x12400000 0x20 952 reg = <0x12400000 0x2000>; 967 interrupts = <GIC_SPI 953 interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>; 968 clocks = <&gcc SDC1_CL 954 clocks = <&gcc SDC1_CLK>, <&gcc SDC1_H_CLK>; 969 clock-names = "mclk", 955 clock-names = "mclk", "apb_pclk"; 970 bus-width = <8>; 956 bus-width = <8>; 971 max-frequency = <96000 957 max-frequency = <96000000>; 972 non-removable; 958 non-removable; 973 cap-sd-highspeed; 959 cap-sd-highspeed; 974 cap-mmc-highspeed; 960 cap-mmc-highspeed; 975 dmas = <&sdcc1bam 2>, 961 dmas = <&sdcc1bam 2>, <&sdcc1bam 1>; 976 dma-names = "tx", "rx" 962 dma-names = "tx", "rx"; 977 }; 963 }; 978 964 979 sdcc1bam: dma-controller@12402 965 sdcc1bam: dma-controller@12402000 { 980 compatible = "qcom,bam 966 compatible = "qcom,bam-v1.3.0"; 981 reg = <0x12402000 0x80 967 reg = <0x12402000 0x8000>; 982 interrupts = <GIC_SPI !! 968 interrupts = <0 98 IRQ_TYPE_LEVEL_HIGH>; 983 clocks = <&gcc SDC1_H_ 969 clocks = <&gcc SDC1_H_CLK>; 984 clock-names = "bam_clk 970 clock-names = "bam_clk"; 985 #dma-cells = <1>; 971 #dma-cells = <1>; 986 qcom,ee = <0>; 972 qcom,ee = <0>; 987 }; 973 }; 988 974 989 tcsr: syscon@1a400000 { 975 tcsr: syscon@1a400000 { 990 compatible = "qcom,tcs 976 compatible = "qcom,tcsr-apq8064", "syscon"; 991 reg = <0x1a400000 0x10 977 reg = <0x1a400000 0x100>; 992 }; 978 }; 993 979 994 gpu: gpu@4300000 { !! 980 gpu: adreno-3xx@4300000 { 995 compatible = "qcom,adr 981 compatible = "qcom,adreno-320.2", "qcom,adreno"; 996 reg = <0x04300000 0x20 982 reg = <0x04300000 0x20000>; 997 reg-names = "kgsl_3d0_ 983 reg-names = "kgsl_3d0_reg_memory"; 998 interrupts = <GIC_SPI 984 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>; 999 interrupt-names = "kgs 985 interrupt-names = "kgsl_3d0_irq"; 1000 clock-names = 986 clock-names = 1001 "core", 987 "core", 1002 "iface", 988 "iface", 1003 "mem", 989 "mem", 1004 "mem_iface"; 990 "mem_iface"; 1005 clocks = 991 clocks = 1006 <&mmcc GFX3D_CLK> 992 <&mmcc GFX3D_CLK>, 1007 <&mmcc GFX3D_AHB_ 993 <&mmcc GFX3D_AHB_CLK>, 1008 <&mmcc GFX3D_AXI_ 994 <&mmcc GFX3D_AXI_CLK>, 1009 <&mmcc MMSS_IMEM_ 995 <&mmcc MMSS_IMEM_AHB_CLK>; 1010 996 1011 iommus = <&gfx3d 0 997 iommus = <&gfx3d 0 1012 &gfx3d 1 998 &gfx3d 1 1013 &gfx3d 2 999 &gfx3d 2 1014 &gfx3d 3 1000 &gfx3d 3 1015 &gfx3d 4 1001 &gfx3d 4 1016 &gfx3d 5 1002 &gfx3d 5 1017 &gfx3d 6 1003 &gfx3d 6 1018 &gfx3d 7 1004 &gfx3d 7 1019 &gfx3d 8 1005 &gfx3d 8 1020 &gfx3d 9 1006 &gfx3d 9 1021 &gfx3d 10 1007 &gfx3d 10 1022 &gfx3d 11 1008 &gfx3d 11 1023 &gfx3d 12 1009 &gfx3d 12 1024 &gfx3d 13 1010 &gfx3d 13 1025 &gfx3d 14 1011 &gfx3d 14 1026 &gfx3d 15 1012 &gfx3d 15 1027 &gfx3d 16 1013 &gfx3d 16 1028 &gfx3d 17 1014 &gfx3d 17 1029 &gfx3d 18 1015 &gfx3d 18 1030 &gfx3d 19 1016 &gfx3d 19 1031 &gfx3d 20 1017 &gfx3d 20 1032 &gfx3d 21 1018 &gfx3d 21 1033 &gfx3d 22 1019 &gfx3d 22 1034 &gfx3d 23 1020 &gfx3d 23 1035 &gfx3d 24 1021 &gfx3d 24 1036 &gfx3d 25 1022 &gfx3d 25 1037 &gfx3d 26 1023 &gfx3d 26 1038 &gfx3d 27 1024 &gfx3d 27 1039 &gfx3d 28 1025 &gfx3d 28 1040 &gfx3d 29 1026 &gfx3d 29 1041 &gfx3d 30 1027 &gfx3d 30 1042 &gfx3d 31 1028 &gfx3d 31 1043 &gfx3d1 0 1029 &gfx3d1 0 1044 &gfx3d1 1 1030 &gfx3d1 1 1045 &gfx3d1 2 1031 &gfx3d1 2 1046 &gfx3d1 3 1032 &gfx3d1 3 1047 &gfx3d1 4 1033 &gfx3d1 4 1048 &gfx3d1 5 1034 &gfx3d1 5 1049 &gfx3d1 6 1035 &gfx3d1 6 1050 &gfx3d1 7 1036 &gfx3d1 7 1051 &gfx3d1 8 1037 &gfx3d1 8 1052 &gfx3d1 9 1038 &gfx3d1 9 1053 &gfx3d1 10 1039 &gfx3d1 10 1054 &gfx3d1 11 1040 &gfx3d1 11 1055 &gfx3d1 12 1041 &gfx3d1 12 1056 &gfx3d1 13 1042 &gfx3d1 13 1057 &gfx3d1 14 1043 &gfx3d1 14 1058 &gfx3d1 15 1044 &gfx3d1 15 1059 &gfx3d1 16 1045 &gfx3d1 16 1060 &gfx3d1 17 1046 &gfx3d1 17 1061 &gfx3d1 18 1047 &gfx3d1 18 1062 &gfx3d1 19 1048 &gfx3d1 19 1063 &gfx3d1 20 1049 &gfx3d1 20 1064 &gfx3d1 21 1050 &gfx3d1 21 1065 &gfx3d1 22 1051 &gfx3d1 22 1066 &gfx3d1 23 1052 &gfx3d1 23 1067 &gfx3d1 24 1053 &gfx3d1 24 1068 &gfx3d1 25 1054 &gfx3d1 25 1069 &gfx3d1 26 1055 &gfx3d1 26 1070 &gfx3d1 27 1056 &gfx3d1 27 1071 &gfx3d1 28 1057 &gfx3d1 28 1072 &gfx3d1 29 1058 &gfx3d1 29 1073 &gfx3d1 30 1059 &gfx3d1 30 1074 &gfx3d1 31> 1060 &gfx3d1 31>; 1075 1061 1076 operating-points-v2 = 1062 operating-points-v2 = <&gpu_opp_table>; 1077 1063 1078 gpu_opp_table: opp-ta 1064 gpu_opp_table: opp-table { 1079 compatible = 1065 compatible = "operating-points-v2"; 1080 1066 1081 opp-450000000 1067 opp-450000000 { 1082 opp-h 1068 opp-hz = /bits/ 64 <450000000>; 1083 }; 1069 }; 1084 1070 1085 opp-27000000 1071 opp-27000000 { 1086 opp-h 1072 opp-hz = /bits/ 64 <27000000>; 1087 }; 1073 }; 1088 }; 1074 }; 1089 }; 1075 }; 1090 1076 1091 mmss_sfpb: syscon@5700000 { 1077 mmss_sfpb: syscon@5700000 { 1092 compatible = "syscon" 1078 compatible = "syscon"; 1093 reg = <0x5700000 0x70 1079 reg = <0x5700000 0x70>; 1094 }; 1080 }; 1095 1081 1096 dsi0: dsi@4700000 { 1082 dsi0: dsi@4700000 { 1097 compatible = "qcom,ap 1083 compatible = "qcom,apq8064-dsi-ctrl", 1098 "qcom,md 1084 "qcom,mdss-dsi-ctrl"; 1099 #address-cells = <1>; 1085 #address-cells = <1>; 1100 #size-cells = <0>; 1086 #size-cells = <0>; 1101 interrupts = <GIC_SPI 1087 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 1102 reg = <0x04700000 0x2 1088 reg = <0x04700000 0x200>; 1103 reg-names = "dsi_ctrl 1089 reg-names = "dsi_ctrl"; 1104 1090 1105 clocks = <&mmcc DSI_M 1091 clocks = <&mmcc DSI_M_AHB_CLK>, 1106 <&mmcc DSI_S_ 1092 <&mmcc DSI_S_AHB_CLK>, 1107 <&mmcc AMP_AH 1093 <&mmcc AMP_AHB_CLK>, 1108 <&mmcc DSI_CL 1094 <&mmcc DSI_CLK>, 1109 <&mmcc DSI1_B 1095 <&mmcc DSI1_BYTE_CLK>, 1110 <&mmcc DSI_PI 1096 <&mmcc DSI_PIXEL_CLK>, 1111 <&mmcc DSI1_E 1097 <&mmcc DSI1_ESC_CLK>; 1112 clock-names = "iface" 1098 clock-names = "iface", "bus", "core_mmss", 1113 "src" 1099 "src", "byte", "pixel", 1114 "core 1100 "core"; 1115 1101 1116 assigned-clocks = <&m 1102 assigned-clocks = <&mmcc DSI1_BYTE_SRC>, 1117 <&mmc 1103 <&mmcc DSI1_ESC_SRC>, 1118 <&mmc 1104 <&mmcc DSI_SRC>, 1119 <&mmc 1105 <&mmcc DSI_PIXEL_SRC>; 1120 assigned-clock-parent 1106 assigned-clock-parents = <&dsi0_phy 0>, 1121 1107 <&dsi0_phy 0>, 1122 1108 <&dsi0_phy 1>, 1123 1109 <&dsi0_phy 1>; 1124 syscon-sfpb = <&mmss_ 1110 syscon-sfpb = <&mmss_sfpb>; 1125 phys = <&dsi0_phy>; 1111 phys = <&dsi0_phy>; 1126 status = "disabled"; 1112 status = "disabled"; 1127 1113 1128 ports { 1114 ports { 1129 #address-cell 1115 #address-cells = <1>; 1130 #size-cells = 1116 #size-cells = <0>; 1131 1117 1132 port@0 { 1118 port@0 { 1133 reg = 1119 reg = <0>; 1134 dsi0_ 1120 dsi0_in: endpoint { 1135 }; 1121 }; 1136 }; 1122 }; 1137 1123 1138 port@1 { 1124 port@1 { 1139 reg = 1125 reg = <1>; 1140 dsi0_ 1126 dsi0_out: endpoint { 1141 }; 1127 }; 1142 }; 1128 }; 1143 }; 1129 }; 1144 }; 1130 }; 1145 1131 1146 1132 1147 dsi0_phy: phy@4700200 { 1133 dsi0_phy: phy@4700200 { 1148 compatible = "qcom,ds 1134 compatible = "qcom,dsi-phy-28nm-8960"; 1149 #clock-cells = <1>; 1135 #clock-cells = <1>; 1150 #phy-cells = <0>; 1136 #phy-cells = <0>; 1151 1137 1152 reg = <0x04700200 0x1 1138 reg = <0x04700200 0x100>, 1153 <0x04700300 0 1139 <0x04700300 0x200>, 1154 <0x04700500 0 1140 <0x04700500 0x5c>; 1155 reg-names = "dsi_pll" 1141 reg-names = "dsi_pll", "dsi_phy", "dsi_phy_regulator"; 1156 clock-names = "iface" 1142 clock-names = "iface", "ref"; 1157 clocks = <&mmcc DSI_M 1143 clocks = <&mmcc DSI_M_AHB_CLK>, 1158 <&pxo_board> 1144 <&pxo_board>; 1159 status = "disabled"; 1145 status = "disabled"; 1160 }; 1146 }; 1161 1147 1162 dsi1: dsi@5800000 { 1148 dsi1: dsi@5800000 { 1163 compatible = "qcom,md 1149 compatible = "qcom,mdss-dsi-ctrl"; 1164 interrupts = <GIC_SPI 1150 interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>; 1165 reg = <0x05800000 0x2 1151 reg = <0x05800000 0x200>; 1166 reg-names = "dsi_ctrl 1152 reg-names = "dsi_ctrl"; 1167 1153 1168 clocks = <&mmcc DSI2_ 1154 clocks = <&mmcc DSI2_M_AHB_CLK>, 1169 <&mmcc DSI2_ 1155 <&mmcc DSI2_S_AHB_CLK>, 1170 <&mmcc AMP_A 1156 <&mmcc AMP_AHB_CLK>, 1171 <&mmcc DSI2_ 1157 <&mmcc DSI2_CLK>, 1172 <&mmcc DSI2_ 1158 <&mmcc DSI2_BYTE_CLK>, 1173 <&mmcc DSI2_ 1159 <&mmcc DSI2_PIXEL_CLK>, 1174 <&mmcc DSI2_ 1160 <&mmcc DSI2_ESC_CLK>; 1175 clock-names = "iface" 1161 clock-names = "iface", 1176 "bus", 1162 "bus", 1177 "core_m 1163 "core_mmss", 1178 "src", 1164 "src", 1179 "byte", 1165 "byte", 1180 "pixel" 1166 "pixel", 1181 "core"; 1167 "core"; 1182 1168 1183 assigned-clocks = <&m 1169 assigned-clocks = <&mmcc DSI2_BYTE_SRC>, 1184 <&m 1170 <&mmcc DSI2_ESC_SRC>, 1185 <&m 1171 <&mmcc DSI2_SRC>, 1186 <&m 1172 <&mmcc DSI2_PIXEL_SRC>; 1187 assigned-clock-parent 1173 assigned-clock-parents = <&dsi1_phy 0>, 1188 1174 <&dsi1_phy 0>, 1189 1175 <&dsi1_phy 1>, 1190 1176 <&dsi1_phy 1>; 1191 1177 1192 syscon-sfpb = <&mmss_ 1178 syscon-sfpb = <&mmss_sfpb>; 1193 phys = <&dsi1_phy>; 1179 phys = <&dsi1_phy>; 1194 1180 1195 #address-cells = <1>; 1181 #address-cells = <1>; 1196 #size-cells = <0>; 1182 #size-cells = <0>; 1197 1183 1198 status = "disabled"; 1184 status = "disabled"; 1199 1185 1200 ports { 1186 ports { 1201 #address-cell 1187 #address-cells = <1>; 1202 #size-cells = 1188 #size-cells = <0>; 1203 1189 1204 port@0 { 1190 port@0 { 1205 reg = 1191 reg = <0>; 1206 dsi1_ 1192 dsi1_in: endpoint { 1207 }; 1193 }; 1208 }; 1194 }; 1209 1195 1210 port@1 { 1196 port@1 { 1211 reg = 1197 reg = <1>; 1212 dsi1_ 1198 dsi1_out: endpoint { 1213 }; 1199 }; 1214 }; 1200 }; 1215 }; 1201 }; 1216 }; 1202 }; 1217 1203 1218 1204 1219 dsi1_phy: dsi-phy@5800200 { 1205 dsi1_phy: dsi-phy@5800200 { 1220 compatible = "qcom,ds 1206 compatible = "qcom,dsi-phy-28nm-8960"; 1221 reg = <0x05800200 0x1 1207 reg = <0x05800200 0x100>, 1222 <0x05800300 0x2 1208 <0x05800300 0x200>, 1223 <0x05800500 0x5 1209 <0x05800500 0x5c>; 1224 reg-names = "dsi_pll" 1210 reg-names = "dsi_pll", 1225 "dsi_phy" 1211 "dsi_phy", 1226 "dsi_phy_ 1212 "dsi_phy_regulator"; 1227 clock-names = "iface" 1213 clock-names = "iface", 1228 "ref"; 1214 "ref"; 1229 clocks = <&mmcc DSI2_ 1215 clocks = <&mmcc DSI2_M_AHB_CLK>, 1230 <&pxo_board> 1216 <&pxo_board>; 1231 #clock-cells = <1>; 1217 #clock-cells = <1>; 1232 #phy-cells = <0>; 1218 #phy-cells = <0>; 1233 1219 1234 status = "disabled"; 1220 status = "disabled"; 1235 }; 1221 }; 1236 1222 1237 mdp_port0: iommu@7500000 { 1223 mdp_port0: iommu@7500000 { 1238 compatible = "qcom,ap 1224 compatible = "qcom,apq8064-iommu"; 1239 #iommu-cells = <1>; 1225 #iommu-cells = <1>; 1240 clock-names = 1226 clock-names = 1241 "smmu_pclk", 1227 "smmu_pclk", 1242 "iommu_clk"; 1228 "iommu_clk"; 1243 clocks = 1229 clocks = 1244 <&mmcc SMMU_AHB_C 1230 <&mmcc SMMU_AHB_CLK>, 1245 <&mmcc MDP_AXI_CL 1231 <&mmcc MDP_AXI_CLK>; 1246 reg = <0x07500000 0x1 1232 reg = <0x07500000 0x100000>; 1247 interrupts = 1233 interrupts = 1248 <GIC_SPI 63 IRQ_T 1234 <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>, 1249 <GIC_SPI 64 IRQ_T 1235 <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>; 1250 qcom,ncb = <2>; 1236 qcom,ncb = <2>; 1251 }; 1237 }; 1252 1238 1253 mdp_port1: iommu@7600000 { 1239 mdp_port1: iommu@7600000 { 1254 compatible = "qcom,ap 1240 compatible = "qcom,apq8064-iommu"; 1255 #iommu-cells = <1>; 1241 #iommu-cells = <1>; 1256 clock-names = 1242 clock-names = 1257 "smmu_pclk", 1243 "smmu_pclk", 1258 "iommu_clk"; 1244 "iommu_clk"; 1259 clocks = 1245 clocks = 1260 <&mmcc SMMU_AHB_C 1246 <&mmcc SMMU_AHB_CLK>, 1261 <&mmcc MDP_AXI_CL 1247 <&mmcc MDP_AXI_CLK>; 1262 reg = <0x07600000 0x1 1248 reg = <0x07600000 0x100000>; 1263 interrupts = 1249 interrupts = 1264 <GIC_SPI 61 IRQ_T 1250 <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>, 1265 <GIC_SPI 62 IRQ_T 1251 <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 1266 qcom,ncb = <2>; 1252 qcom,ncb = <2>; 1267 }; 1253 }; 1268 1254 1269 gfx3d: iommu@7c00000 { 1255 gfx3d: iommu@7c00000 { 1270 compatible = "qcom,ap 1256 compatible = "qcom,apq8064-iommu"; 1271 #iommu-cells = <1>; 1257 #iommu-cells = <1>; 1272 clock-names = 1258 clock-names = 1273 "smmu_pclk", 1259 "smmu_pclk", 1274 "iommu_clk"; 1260 "iommu_clk"; 1275 clocks = 1261 clocks = 1276 <&mmcc SMMU_AHB_C 1262 <&mmcc SMMU_AHB_CLK>, 1277 <&mmcc GFX3D_AXI_ 1263 <&mmcc GFX3D_AXI_CLK>; 1278 reg = <0x07c00000 0x1 1264 reg = <0x07c00000 0x100000>; 1279 interrupts = 1265 interrupts = 1280 <GIC_SPI 69 IRQ_T 1266 <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>, 1281 <GIC_SPI 70 IRQ_T 1267 <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>; 1282 qcom,ncb = <3>; 1268 qcom,ncb = <3>; 1283 }; 1269 }; 1284 1270 1285 gfx3d1: iommu@7d00000 { 1271 gfx3d1: iommu@7d00000 { 1286 compatible = "qcom,ap 1272 compatible = "qcom,apq8064-iommu"; 1287 #iommu-cells = <1>; 1273 #iommu-cells = <1>; 1288 clock-names = 1274 clock-names = 1289 "smmu_pclk", 1275 "smmu_pclk", 1290 "iommu_clk"; 1276 "iommu_clk"; 1291 clocks = 1277 clocks = 1292 <&mmcc SMMU_AHB_C 1278 <&mmcc SMMU_AHB_CLK>, 1293 <&mmcc GFX3D_AXI_ 1279 <&mmcc GFX3D_AXI_CLK>; 1294 reg = <0x07d00000 0x1 1280 reg = <0x07d00000 0x100000>; 1295 interrupts = 1281 interrupts = 1296 <GIC_SPI 210 IRQ_ 1282 <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>, 1297 <GIC_SPI 211 IRQ_ 1283 <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>; 1298 qcom,ncb = <3>; 1284 qcom,ncb = <3>; 1299 }; 1285 }; 1300 1286 1301 pcie: pcie@1b500000 { 1287 pcie: pcie@1b500000 { 1302 compatible = "qcom,pc 1288 compatible = "qcom,pcie-apq8064"; 1303 reg = <0x1b500000 0x1 1289 reg = <0x1b500000 0x1000>, 1304 <0x1b502000 0x8 1290 <0x1b502000 0x80>, 1305 <0x1b600000 0x1 1291 <0x1b600000 0x100>, 1306 <0x0ff00000 0x1 1292 <0x0ff00000 0x100000>; 1307 reg-names = "dbi", "e 1293 reg-names = "dbi", "elbi", "parf", "config"; 1308 device_type = "pci"; 1294 device_type = "pci"; 1309 linux,pci-domain = <0 1295 linux,pci-domain = <0>; 1310 bus-range = <0x00 0xf 1296 bus-range = <0x00 0xff>; 1311 num-lanes = <1>; 1297 num-lanes = <1>; 1312 #address-cells = <3>; 1298 #address-cells = <3>; 1313 #size-cells = <2>; 1299 #size-cells = <2>; 1314 ranges = <0x81000000 1300 ranges = <0x81000000 0x0 0x00000000 0x0fe00000 0x0 0x00100000>, /* I/O */ 1315 <0x82000000 1301 <0x82000000 0x0 0x08000000 0x08000000 0x0 0x07e00000>; /* mem */ 1316 interrupts = <GIC_SPI 1302 interrupts = <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>; 1317 interrupt-names = "ms 1303 interrupt-names = "msi"; 1318 #interrupt-cells = <1 1304 #interrupt-cells = <1>; 1319 interrupt-map-mask = 1305 interrupt-map-mask = <0 0 0 0x7>; 1320 interrupt-map = <0 0 1306 interrupt-map = <0 0 0 1 &intc 0 36 IRQ_TYPE_LEVEL_HIGH>, /* int_a */ 1321 <0 0 1307 <0 0 0 2 &intc 0 37 IRQ_TYPE_LEVEL_HIGH>, /* int_b */ 1322 <0 0 1308 <0 0 0 3 &intc 0 38 IRQ_TYPE_LEVEL_HIGH>, /* int_c */ 1323 <0 0 1309 <0 0 0 4 &intc 0 39 IRQ_TYPE_LEVEL_HIGH>; /* int_d */ 1324 clocks = <&gcc PCIE_A 1310 clocks = <&gcc PCIE_A_CLK>, 1325 <&gcc PCIE_H 1311 <&gcc PCIE_H_CLK>, 1326 <&gcc PCIE_P 1312 <&gcc PCIE_PHY_REF_CLK>; 1327 clock-names = "core", 1313 clock-names = "core", "iface", "phy"; 1328 resets = <&gcc PCIE_A 1314 resets = <&gcc PCIE_ACLK_RESET>, 1329 <&gcc PCIE_H 1315 <&gcc PCIE_HCLK_RESET>, 1330 <&gcc PCIE_P 1316 <&gcc PCIE_POR_RESET>, 1331 <&gcc PCIE_P 1317 <&gcc PCIE_PCI_RESET>, 1332 <&gcc PCIE_P 1318 <&gcc PCIE_PHY_RESET>; 1333 reset-names = "axi", 1319 reset-names = "axi", "ahb", "por", "pci", "phy"; 1334 status = "disabled"; 1320 status = "disabled"; 1335 << 1336 pcie@0 { << 1337 device_type = << 1338 reg = <0x0 0x << 1339 bus-range = < << 1340 << 1341 #address-cell << 1342 #size-cells = << 1343 ranges; << 1344 }; << 1345 }; 1321 }; 1346 1322 1347 hdmi: hdmi-tx@4a00000 { 1323 hdmi: hdmi-tx@4a00000 { 1348 compatible = "qcom,hd 1324 compatible = "qcom,hdmi-tx-8960"; 1349 pinctrl-names = "defa 1325 pinctrl-names = "default"; 1350 pinctrl-0 = <&hdmi_pi 1326 pinctrl-0 = <&hdmi_pinctrl>; 1351 reg = <0x04a00000 0x2 1327 reg = <0x04a00000 0x2f0>; 1352 reg-names = "core_phy 1328 reg-names = "core_physical"; 1353 interrupts = <GIC_SPI 1329 interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>; 1354 clocks = <&mmcc HDMI_ 1330 clocks = <&mmcc HDMI_APP_CLK>, 1355 <&mmcc HDMI_ 1331 <&mmcc HDMI_M_AHB_CLK>, 1356 <&mmcc HDMI_ 1332 <&mmcc HDMI_S_AHB_CLK>; 1357 clock-names = "core", 1333 clock-names = "core", 1358 "master 1334 "master_iface", 1359 "slave_ 1335 "slave_iface"; 1360 1336 1361 phys = <&hdmi_phy>; 1337 phys = <&hdmi_phy>; 1362 1338 1363 status = "disabled"; 1339 status = "disabled"; 1364 1340 1365 ports { 1341 ports { 1366 #address-cell 1342 #address-cells = <1>; 1367 #size-cells = 1343 #size-cells = <0>; 1368 1344 1369 port@0 { 1345 port@0 { 1370 reg = 1346 reg = <0>; 1371 hdmi_ 1347 hdmi_in: endpoint { 1372 }; 1348 }; 1373 }; 1349 }; 1374 1350 1375 port@1 { 1351 port@1 { 1376 reg = 1352 reg = <1>; 1377 hdmi_ 1353 hdmi_out: endpoint { 1378 }; 1354 }; 1379 }; 1355 }; 1380 }; 1356 }; 1381 }; 1357 }; 1382 1358 1383 hdmi_phy: phy@4a00400 { 1359 hdmi_phy: phy@4a00400 { 1384 compatible = "qcom,hd 1360 compatible = "qcom,hdmi-phy-8960"; 1385 reg = <0x4a00400 0x60 1361 reg = <0x4a00400 0x60>, 1386 <0x4a00500 0x10 1362 <0x4a00500 0x100>; 1387 reg-names = "hdmi_phy 1363 reg-names = "hdmi_phy", 1388 "hdmi_pll 1364 "hdmi_pll"; 1389 1365 1390 clocks = <&mmcc HDMI_ 1366 clocks = <&mmcc HDMI_S_AHB_CLK>; 1391 clock-names = "slave_ 1367 clock-names = "slave_iface"; 1392 #phy-cells = <0>; 1368 #phy-cells = <0>; 1393 #clock-cells = <0>; 1369 #clock-cells = <0>; 1394 1370 1395 status = "disabled"; 1371 status = "disabled"; 1396 }; 1372 }; 1397 1373 1398 mdp: display-controller@51000 1374 mdp: display-controller@5100000 { 1399 compatible = "qcom,md 1375 compatible = "qcom,mdp4"; 1400 reg = <0x05100000 0xf 1376 reg = <0x05100000 0xf0000>; 1401 interrupts = <GIC_SPI 1377 interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 1402 clocks = <&mmcc MDP_C 1378 clocks = <&mmcc MDP_CLK>, 1403 <&mmcc MDP_A 1379 <&mmcc MDP_AHB_CLK>, 1404 <&mmcc MDP_A 1380 <&mmcc MDP_AXI_CLK>, 1405 <&mmcc MDP_L 1381 <&mmcc MDP_LUT_CLK>, 1406 <&mmcc HDMI_ 1382 <&mmcc HDMI_TV_CLK>, 1407 <&mmcc MDP_T 1383 <&mmcc MDP_TV_CLK>; 1408 clock-names = "core_c 1384 clock-names = "core_clk", 1409 "iface_ 1385 "iface_clk", 1410 "bus_cl 1386 "bus_clk", 1411 "lut_cl 1387 "lut_clk", 1412 "hdmi_c 1388 "hdmi_clk", 1413 "tv_clk 1389 "tv_clk"; 1414 1390 1415 iommus = <&mdp_port0 1391 iommus = <&mdp_port0 0 1416 &mdp_port0 1392 &mdp_port0 2 1417 &mdp_port1 1393 &mdp_port1 0 1418 &mdp_port1 1394 &mdp_port1 2>; 1419 1395 1420 ports { 1396 ports { 1421 #address-cell 1397 #address-cells = <1>; 1422 #size-cells = 1398 #size-cells = <0>; 1423 1399 1424 port@0 { 1400 port@0 { 1425 reg = 1401 reg = <0>; 1426 mdp_l 1402 mdp_lvds_out: endpoint { 1427 }; 1403 }; 1428 }; 1404 }; 1429 1405 1430 port@1 { 1406 port@1 { 1431 reg = 1407 reg = <1>; 1432 mdp_d 1408 mdp_dsi1_out: endpoint { 1433 }; 1409 }; 1434 }; 1410 }; 1435 1411 1436 port@2 { 1412 port@2 { 1437 reg = 1413 reg = <2>; 1438 mdp_d 1414 mdp_dsi2_out: endpoint { 1439 }; 1415 }; 1440 }; 1416 }; 1441 1417 1442 port@3 { 1418 port@3 { 1443 reg = 1419 reg = <3>; 1444 mdp_d 1420 mdp_dtv_out: endpoint { 1445 }; 1421 }; 1446 }; 1422 }; 1447 }; 1423 }; 1448 }; 1424 }; 1449 1425 1450 riva: riva-pil@3200800 { 1426 riva: riva-pil@3200800 { 1451 compatible = "qcom,ri 1427 compatible = "qcom,riva-pil"; 1452 1428 1453 reg = <0x03200800 0x1 1429 reg = <0x03200800 0x1000>, <0x03202000 0x2000>, <0x03204000 0x100>; 1454 reg-names = "ccu", "d 1430 reg-names = "ccu", "dxe", "pmu"; 1455 1431 1456 interrupts-extended = 1432 interrupts-extended = <&intc GIC_SPI 199 IRQ_TYPE_EDGE_RISING>, 1457 1433 <&wcnss_smsm 6 IRQ_TYPE_EDGE_RISING>; 1458 interrupt-names = "wd 1434 interrupt-names = "wdog", "fatal"; 1459 1435 1460 memory-region = <&wcn 1436 memory-region = <&wcnss_mem>; 1461 1437 1462 status = "disabled"; 1438 status = "disabled"; 1463 1439 1464 iris { 1440 iris { 1465 compatible = 1441 compatible = "qcom,wcn3660"; 1466 1442 1467 clocks = <&cx 1443 clocks = <&cxo_board>; 1468 clock-names = 1444 clock-names = "xo"; 1469 }; 1445 }; 1470 1446 1471 smd-edge { 1447 smd-edge { 1472 interrupts = 1448 interrupts = <GIC_SPI 198 IRQ_TYPE_EDGE_RISING>; 1473 1449 1474 qcom,ipc = <& 1450 qcom,ipc = <&l2cc 8 25>; 1475 qcom,smd-edge 1451 qcom,smd-edge = <6>; 1476 1452 1477 label = "riva 1453 label = "riva"; 1478 1454 1479 wcnss { 1455 wcnss { 1480 compa 1456 compatible = "qcom,wcnss"; 1481 qcom, 1457 qcom,smd-channels = "WCNSS_CTRL"; 1482 1458 1483 qcom, 1459 qcom,mmio = <&riva>; 1484 1460 1485 bluet 1461 bluetooth { 1486 1462 compatible = "qcom,wcnss-bt"; 1487 }; 1463 }; 1488 1464 1489 wifi 1465 wifi { 1490 1466 compatible = "qcom,wcnss-wlan"; 1491 1467 1492 1468 interrupts = <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>, 1493 1469 <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>; 1494 1470 interrupt-names = "tx", "rx"; 1495 1471 1496 1472 qcom,smem-states = <&apps_smsm 10>, <&apps_smsm 9>; 1497 1473 qcom,smem-state-names = "tx-enable", "tx-rings-empty"; 1498 }; 1474 }; 1499 }; 1475 }; 1500 }; 1476 }; 1501 }; 1477 }; 1502 1478 1503 etb@1a01000 { 1479 etb@1a01000 { 1504 compatible = "arm,cor 1480 compatible = "arm,coresight-etb10", "arm,primecell"; 1505 reg = <0x1a01000 0x10 1481 reg = <0x1a01000 0x1000>; 1506 1482 1507 clocks = <&rpmcc RPM_ 1483 clocks = <&rpmcc RPM_QDSS_CLK>; 1508 clock-names = "apb_pc 1484 clock-names = "apb_pclk"; 1509 1485 1510 in-ports { 1486 in-ports { 1511 port { 1487 port { 1512 etb_i 1488 etb_in: endpoint { 1513 1489 remote-endpoint = <&replicator_out0>; 1514 }; 1490 }; 1515 }; 1491 }; 1516 }; 1492 }; 1517 }; 1493 }; 1518 1494 1519 tpiu@1a03000 { 1495 tpiu@1a03000 { 1520 compatible = "arm,cor 1496 compatible = "arm,coresight-tpiu", "arm,primecell"; 1521 reg = <0x1a03000 0x10 1497 reg = <0x1a03000 0x1000>; 1522 1498 1523 clocks = <&rpmcc RPM_ 1499 clocks = <&rpmcc RPM_QDSS_CLK>; 1524 clock-names = "apb_pc 1500 clock-names = "apb_pclk"; 1525 1501 1526 in-ports { 1502 in-ports { 1527 port { 1503 port { 1528 tpiu_ 1504 tpiu_in: endpoint { 1529 1505 remote-endpoint = <&replicator_out1>; 1530 }; 1506 }; 1531 }; 1507 }; 1532 }; 1508 }; 1533 }; 1509 }; 1534 1510 1535 replicator { 1511 replicator { 1536 compatible = "arm,cor 1512 compatible = "arm,coresight-static-replicator"; 1537 1513 1538 clocks = <&rpmcc RPM_ 1514 clocks = <&rpmcc RPM_QDSS_CLK>; 1539 clock-names = "apb_pc 1515 clock-names = "apb_pclk"; 1540 1516 1541 out-ports { 1517 out-ports { 1542 #address-cell 1518 #address-cells = <1>; 1543 #size-cells = 1519 #size-cells = <0>; 1544 1520 1545 port@0 { 1521 port@0 { 1546 reg = 1522 reg = <0>; 1547 repli 1523 replicator_out0: endpoint { 1548 1524 remote-endpoint = <&etb_in>; 1549 }; 1525 }; 1550 }; 1526 }; 1551 port@1 { 1527 port@1 { 1552 reg = 1528 reg = <1>; 1553 repli 1529 replicator_out1: endpoint { 1554 1530 remote-endpoint = <&tpiu_in>; 1555 }; 1531 }; 1556 }; 1532 }; 1557 }; 1533 }; 1558 1534 1559 in-ports { 1535 in-ports { 1560 port { 1536 port { 1561 repli 1537 replicator_in: endpoint { 1562 1538 remote-endpoint = <&funnel_out>; 1563 }; 1539 }; 1564 }; 1540 }; 1565 }; 1541 }; 1566 }; 1542 }; 1567 1543 1568 funnel@1a04000 { 1544 funnel@1a04000 { 1569 compatible = "arm,cor 1545 compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 1570 reg = <0x1a04000 0x10 1546 reg = <0x1a04000 0x1000>; 1571 1547 1572 clocks = <&rpmcc RPM_ 1548 clocks = <&rpmcc RPM_QDSS_CLK>; 1573 clock-names = "apb_pc 1549 clock-names = "apb_pclk"; 1574 1550 1575 in-ports { 1551 in-ports { 1576 #address-cell 1552 #address-cells = <1>; 1577 #size-cells = 1553 #size-cells = <0>; 1578 1554 1579 /* 1555 /* 1580 * Not descri 1556 * Not described input ports: 1581 * 2 - connec 1557 * 2 - connected to STM component 1582 * 3 - not-co 1558 * 3 - not-connected 1583 * 6 - not-co 1559 * 6 - not-connected 1584 * 7 - not-co 1560 * 7 - not-connected 1585 */ 1561 */ 1586 port@0 { 1562 port@0 { 1587 reg = 1563 reg = <0>; 1588 funne 1564 funnel_in0: endpoint { 1589 1565 remote-endpoint = <&etm0_out>; 1590 }; 1566 }; 1591 }; 1567 }; 1592 port@1 { 1568 port@1 { 1593 reg = 1569 reg = <1>; 1594 funne 1570 funnel_in1: endpoint { 1595 1571 remote-endpoint = <&etm1_out>; 1596 }; 1572 }; 1597 }; 1573 }; 1598 port@4 { 1574 port@4 { 1599 reg = 1575 reg = <4>; 1600 funne 1576 funnel_in4: endpoint { 1601 1577 remote-endpoint = <&etm2_out>; 1602 }; 1578 }; 1603 }; 1579 }; 1604 port@5 { 1580 port@5 { 1605 reg = 1581 reg = <5>; 1606 funne 1582 funnel_in5: endpoint { 1607 1583 remote-endpoint = <&etm3_out>; 1608 }; 1584 }; 1609 }; 1585 }; 1610 }; 1586 }; 1611 1587 1612 out-ports { 1588 out-ports { 1613 port { 1589 port { 1614 funne 1590 funnel_out: endpoint { 1615 1591 remote-endpoint = <&replicator_in>; 1616 }; 1592 }; 1617 }; 1593 }; 1618 }; 1594 }; 1619 }; 1595 }; 1620 1596 1621 etm@1a1c000 { 1597 etm@1a1c000 { 1622 compatible = "arm,cor 1598 compatible = "arm,coresight-etm3x", "arm,primecell"; 1623 reg = <0x1a1c000 0x10 1599 reg = <0x1a1c000 0x1000>; 1624 1600 1625 clocks = <&rpmcc RPM_ 1601 clocks = <&rpmcc RPM_QDSS_CLK>; 1626 clock-names = "apb_pc 1602 clock-names = "apb_pclk"; 1627 1603 1628 cpu = <&CPU0>; 1604 cpu = <&CPU0>; 1629 1605 1630 out-ports { 1606 out-ports { 1631 port { 1607 port { 1632 etm0_ 1608 etm0_out: endpoint { 1633 1609 remote-endpoint = <&funnel_in0>; 1634 }; 1610 }; 1635 }; 1611 }; 1636 }; 1612 }; 1637 }; 1613 }; 1638 1614 1639 etm@1a1d000 { 1615 etm@1a1d000 { 1640 compatible = "arm,cor 1616 compatible = "arm,coresight-etm3x", "arm,primecell"; 1641 reg = <0x1a1d000 0x10 1617 reg = <0x1a1d000 0x1000>; 1642 1618 1643 clocks = <&rpmcc RPM_ 1619 clocks = <&rpmcc RPM_QDSS_CLK>; 1644 clock-names = "apb_pc 1620 clock-names = "apb_pclk"; 1645 1621 1646 cpu = <&CPU1>; 1622 cpu = <&CPU1>; 1647 1623 1648 out-ports { 1624 out-ports { 1649 port { 1625 port { 1650 etm1_ 1626 etm1_out: endpoint { 1651 1627 remote-endpoint = <&funnel_in1>; 1652 }; 1628 }; 1653 }; 1629 }; 1654 }; 1630 }; 1655 }; 1631 }; 1656 1632 1657 etm@1a1e000 { 1633 etm@1a1e000 { 1658 compatible = "arm,cor 1634 compatible = "arm,coresight-etm3x", "arm,primecell"; 1659 reg = <0x1a1e000 0x10 1635 reg = <0x1a1e000 0x1000>; 1660 1636 1661 clocks = <&rpmcc RPM_ 1637 clocks = <&rpmcc RPM_QDSS_CLK>; 1662 clock-names = "apb_pc 1638 clock-names = "apb_pclk"; 1663 1639 1664 cpu = <&CPU2>; 1640 cpu = <&CPU2>; 1665 1641 1666 out-ports { 1642 out-ports { 1667 port { 1643 port { 1668 etm2_ 1644 etm2_out: endpoint { 1669 1645 remote-endpoint = <&funnel_in4>; 1670 }; 1646 }; 1671 }; 1647 }; 1672 }; 1648 }; 1673 }; 1649 }; 1674 1650 1675 etm@1a1f000 { 1651 etm@1a1f000 { 1676 compatible = "arm,cor 1652 compatible = "arm,coresight-etm3x", "arm,primecell"; 1677 reg = <0x1a1f000 0x10 1653 reg = <0x1a1f000 0x1000>; 1678 1654 1679 clocks = <&rpmcc RPM_ 1655 clocks = <&rpmcc RPM_QDSS_CLK>; 1680 clock-names = "apb_pc 1656 clock-names = "apb_pclk"; 1681 1657 1682 cpu = <&CPU3>; 1658 cpu = <&CPU3>; 1683 1659 1684 out-ports { 1660 out-ports { 1685 port { 1661 port { 1686 etm3_ 1662 etm3_out: endpoint { 1687 1663 remote-endpoint = <&funnel_in5>; 1688 }; 1664 }; 1689 }; 1665 }; 1690 }; 1666 }; 1691 }; 1667 }; 1692 }; 1668 }; 1693 }; 1669 }; 1694 #include "qcom-apq8064-pins.dtsi" 1670 #include "qcom-apq8064-pins.dtsi"
Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.