~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/scripts/dtc/include-prefixes/arm64/amlogic/amlogic-t7-reset.h

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /scripts/dtc/include-prefixes/arm64/amlogic/amlogic-t7-reset.h (Architecture i386) and /scripts/dtc/include-prefixes/arm64/amlogic/amlogic-t7-reset.h (Architecture mips)


  1 /* SPDX-License-Identifier: (GPL-2.0-only OR M      1 /* SPDX-License-Identifier: (GPL-2.0-only OR MIT) */
  2 /*                                                  2 /*
  3  * Copyright (c) 2024 Amlogic, Inc. All rights      3  * Copyright (c) 2024 Amlogic, Inc. All rights reserved.
  4  */                                                 4  */
  5                                                     5 
  6 #ifndef __DTS_AMLOGIC_T7_RESET_H                    6 #ifndef __DTS_AMLOGIC_T7_RESET_H
  7 #define __DTS_AMLOGIC_T7_RESET_H                    7 #define __DTS_AMLOGIC_T7_RESET_H
  8                                                     8 
  9 /* RESET0 */                                        9 /* RESET0 */
 10 /*                                      0-3        10 /*                                      0-3     */
 11 #define RESET_USB                       4          11 #define RESET_USB                       4
 12 #define RESET_U2DRD                     5          12 #define RESET_U2DRD                     5
 13 #define RESET_U3DRD                     6          13 #define RESET_U3DRD                     6
 14 #define RESET_U3DRD_PIPE0               7          14 #define RESET_U3DRD_PIPE0               7
 15 #define RESET_U2PHY20                   8          15 #define RESET_U2PHY20                   8
 16 #define RESET_U2PHY21                   9          16 #define RESET_U2PHY21                   9
 17 #define RESET_GDC                       10         17 #define RESET_GDC                       10
 18 #define RESET_HDMI20_AES                11         18 #define RESET_HDMI20_AES                11
 19 #define RESET_HDMIRX                    12         19 #define RESET_HDMIRX                    12
 20 #define RESET_HDMIRX_APB                13         20 #define RESET_HDMIRX_APB                13
 21 #define RESET_DEWARP                    14         21 #define RESET_DEWARP                    14
 22 /*                                      15         22 /*                                      15      */
 23 #define RESET_HDMITX_CAPB3              16         23 #define RESET_HDMITX_CAPB3              16
 24 #define RESET_BRG_VCBUG_DEC             17         24 #define RESET_BRG_VCBUG_DEC             17
 25 #define RESET_VCBUS                     18         25 #define RESET_VCBUS                     18
 26 #define RESET_VID_PLL_DIV               19         26 #define RESET_VID_PLL_DIV               19
 27 #define RESET_VDI6                      20         27 #define RESET_VDI6                      20
 28 #define RESET_GE2D                      21         28 #define RESET_GE2D                      21
 29 #define RESET_HDMITXPHY                 22         29 #define RESET_HDMITXPHY                 22
 30 #define RESET_VID_LOCK                  23         30 #define RESET_VID_LOCK                  23
 31 #define RESET_VENC0                     24         31 #define RESET_VENC0                     24
 32 #define RESET_VDAC                      25         32 #define RESET_VDAC                      25
 33 #define RESET_VENC2                     26         33 #define RESET_VENC2                     26
 34 #define RESET_VENC1                     27         34 #define RESET_VENC1                     27
 35 #define RESET_RDMA                      28         35 #define RESET_RDMA                      28
 36 #define RESET_HDMITX                    29         36 #define RESET_HDMITX                    29
 37 #define RESET_VIU                       30         37 #define RESET_VIU                       30
 38 #define RESET_VENC                      31         38 #define RESET_VENC                      31
 39                                                    39 
 40 /* RESET1 */                                       40 /* RESET1 */
 41 #define RESET_AUDIO                     32         41 #define RESET_AUDIO                     32
 42 #define RESET_MALI_CAPB3                33         42 #define RESET_MALI_CAPB3                33
 43 #define RESET_MALI                      34         43 #define RESET_MALI                      34
 44 #define RESET_DDR_APB                   35         44 #define RESET_DDR_APB                   35
 45 #define RESET_DDR                       36         45 #define RESET_DDR                       36
 46 #define RESET_DOS_CAPB3                 37         46 #define RESET_DOS_CAPB3                 37
 47 #define RESET_DOS                       38         47 #define RESET_DOS                       38
 48 #define RESET_COMBO_DPHY_CHAN2          39         48 #define RESET_COMBO_DPHY_CHAN2          39
 49 #define RESET_DEBUG_B                   40         49 #define RESET_DEBUG_B                   40
 50 #define RESET_DEBUG_A                   41         50 #define RESET_DEBUG_A                   41
 51 #define RESET_DSP_B                     42         51 #define RESET_DSP_B                     42
 52 #define RESET_DSP_A                     43         52 #define RESET_DSP_A                     43
 53 #define RESET_PCIE_A                    44         53 #define RESET_PCIE_A                    44
 54 #define RESET_PCIE_PHY                  45         54 #define RESET_PCIE_PHY                  45
 55 #define RESET_PCIE_APB                  46         55 #define RESET_PCIE_APB                  46
 56 #define RESET_ANAKIN                    47         56 #define RESET_ANAKIN                    47
 57 #define RESET_ETH                       48         57 #define RESET_ETH                       48
 58 #define RESET_EDP0_CTRL                 49         58 #define RESET_EDP0_CTRL                 49
 59 #define RESET_EDP1_CTRL                 50         59 #define RESET_EDP1_CTRL                 50
 60 #define RESET_COMBO_DPHY_CHAN0          51         60 #define RESET_COMBO_DPHY_CHAN0          51
 61 #define RESET_COMBO_DPHY_CHAN1          52         61 #define RESET_COMBO_DPHY_CHAN1          52
 62 #define RESET_DSI_LVDS_EDP_TOP          53         62 #define RESET_DSI_LVDS_EDP_TOP          53
 63 #define RESET_PCIE1_PHY                 54         63 #define RESET_PCIE1_PHY                 54
 64 #define RESET_PCIE1_APB                 55         64 #define RESET_PCIE1_APB                 55
 65 #define RESET_DDR_1                     56         65 #define RESET_DDR_1                     56
 66 /*                                      57         66 /*                                      57      */
 67 #define RESET_EDP1_PIPELINE             58         67 #define RESET_EDP1_PIPELINE             58
 68 #define RESET_EDP0_PIPELINE             59         68 #define RESET_EDP0_PIPELINE             59
 69 #define RESET_MIPI_DSI1_PHY             60         69 #define RESET_MIPI_DSI1_PHY             60
 70 #define RESET_MIPI_DSI0_PHY             61         70 #define RESET_MIPI_DSI0_PHY             61
 71 #define RESET_MIPI_DSI_A_HOST           62         71 #define RESET_MIPI_DSI_A_HOST           62
 72 #define RESET_MIPI_DSI_B_HOST           63         72 #define RESET_MIPI_DSI_B_HOST           63
 73                                                    73 
 74 /* RESET2 */                                       74 /* RESET2 */
 75 #define RESET_DEVICE_MMC_ARB            64         75 #define RESET_DEVICE_MMC_ARB            64
 76 #define RESET_IR_CTRL                   65         76 #define RESET_IR_CTRL                   65
 77 #define RESET_TS_A73                    66         77 #define RESET_TS_A73                    66
 78 #define RESET_TS_A53                    67         78 #define RESET_TS_A53                    67
 79 #define RESET_SPICC_2                   68         79 #define RESET_SPICC_2                   68
 80 #define RESET_SPICC_3                   69         80 #define RESET_SPICC_3                   69
 81 #define RESET_SPICC_4                   70         81 #define RESET_SPICC_4                   70
 82 #define RESET_SPICC_5                   71         82 #define RESET_SPICC_5                   71
 83 #define RESET_SMART_CARD                72         83 #define RESET_SMART_CARD                72
 84 #define RESET_SPICC_0                   73         84 #define RESET_SPICC_0                   73
 85 #define RESET_SPICC_1                   74         85 #define RESET_SPICC_1                   74
 86 #define RESET_RSA                       75         86 #define RESET_RSA                       75
 87 /*                                      76-79      87 /*                                      76-79   */
 88 #define RESET_MSR_CLK                   80         88 #define RESET_MSR_CLK                   80
 89 #define RESET_SPIFC                     81         89 #define RESET_SPIFC                     81
 90 #define RESET_SAR_ADC                   82         90 #define RESET_SAR_ADC                   82
 91 #define RESET_BT                        83         91 #define RESET_BT                        83
 92 /*                                      84-87      92 /*                                      84-87   */
 93 #define RESET_ACODEC                    88         93 #define RESET_ACODEC                    88
 94 #define RESET_CEC                       89         94 #define RESET_CEC                       89
 95 #define RESET_AFIFO                     90         95 #define RESET_AFIFO                     90
 96 #define RESET_WATCHDOG                  91         96 #define RESET_WATCHDOG                  91
 97 /*                                      92-95      97 /*                                      92-95   */
 98                                                    98 
 99 /* RESET3 */                                       99 /* RESET3 */
100 #define RESET_BRG_NIC1_GPV              96        100 #define RESET_BRG_NIC1_GPV              96
101 #define RESET_BRG_NIC2_GPV              97        101 #define RESET_BRG_NIC2_GPV              97
102 #define RESET_BRG_NIC3_GPV              98        102 #define RESET_BRG_NIC3_GPV              98
103 #define RESET_BRG_NIC4_GPV              99        103 #define RESET_BRG_NIC4_GPV              99
104 #define RESET_BRG_NIC5_GPV              100       104 #define RESET_BRG_NIC5_GPV              100
105 /*                                      101-12    105 /*                                      101-121 */
106 #define RESET_MIPI_ISP                  122       106 #define RESET_MIPI_ISP                  122
107 #define RESET_BRG_ADB_MALI_1            123       107 #define RESET_BRG_ADB_MALI_1            123
108 #define RESET_BRG_ADB_MALI_0            124       108 #define RESET_BRG_ADB_MALI_0            124
109 #define RESET_BRG_ADB_A73               125       109 #define RESET_BRG_ADB_A73               125
110 #define RESET_BRG_ADB_A53               126       110 #define RESET_BRG_ADB_A53               126
111 #define RESET_BRG_CCI                   127       111 #define RESET_BRG_CCI                   127
112                                                   112 
113 /* RESET4 */                                      113 /* RESET4 */
114 #define RESET_PWM_AO_AB                 128       114 #define RESET_PWM_AO_AB                 128
115 #define RESET_PWM_AO_CD                 129       115 #define RESET_PWM_AO_CD                 129
116 #define RESET_PWM_AO_EF                 130       116 #define RESET_PWM_AO_EF                 130
117 #define RESET_PWM_AO_GH                 131       117 #define RESET_PWM_AO_GH                 131
118 #define RESET_PWM_AB                    132       118 #define RESET_PWM_AB                    132
119 #define RESET_PWM_CD                    133       119 #define RESET_PWM_CD                    133
120 #define RESET_PWM_EF                    134       120 #define RESET_PWM_EF                    134
121 /*                                      135-13    121 /*                                      135-137 */
122 #define RESET_UART_A                    138       122 #define RESET_UART_A                    138
123 #define RESET_UART_B                    139       123 #define RESET_UART_B                    139
124 #define RESET_UART_C                    140       124 #define RESET_UART_C                    140
125 #define RESET_UART_D                    141       125 #define RESET_UART_D                    141
126 #define RESET_UART_E                    142       126 #define RESET_UART_E                    142
127 #define RESET_UART_F                    143       127 #define RESET_UART_F                    143
128 #define RESET_I2C_S_A                   144       128 #define RESET_I2C_S_A                   144
129 #define RESET_I2C_M_A                   145       129 #define RESET_I2C_M_A                   145
130 #define RESET_I2C_M_B                   146       130 #define RESET_I2C_M_B                   146
131 #define RESET_I2C_M_C                   147       131 #define RESET_I2C_M_C                   147
132 #define RESET_I2C_M_D                   148       132 #define RESET_I2C_M_D                   148
133 #define RESET_I2C_M_E                   149       133 #define RESET_I2C_M_E                   149
134 #define RESET_I2C_M_F                   150       134 #define RESET_I2C_M_F                   150
135 #define RESET_I2C_M_AO_A                151       135 #define RESET_I2C_M_AO_A                151
136 #define RESET_SD_EMMC_A                 152       136 #define RESET_SD_EMMC_A                 152
137 #define RESET_SD_EMMC_B                 153       137 #define RESET_SD_EMMC_B                 153
138 #define RESET_SD_EMMC_C                 154       138 #define RESET_SD_EMMC_C                 154
139 #define RESET_I2C_M_AO_B                155       139 #define RESET_I2C_M_AO_B                155
140 #define RESET_TS_GPU                    156       140 #define RESET_TS_GPU                    156
141 #define RESET_TS_NNA                    157       141 #define RESET_TS_NNA                    157
142 #define RESET_TS_VPN                    158       142 #define RESET_TS_VPN                    158
143 #define RESET_TS_HEVC                   159       143 #define RESET_TS_HEVC                   159
144                                                   144 
145 /* RESET5 */                                      145 /* RESET5 */
146 #define RESET_BRG_NOC_DDR_1             160       146 #define RESET_BRG_NOC_DDR_1             160
147 #define RESET_BRG_NOC_DDR_0             161       147 #define RESET_BRG_NOC_DDR_0             161
148 #define RESET_BRG_NOC_MAIN              162       148 #define RESET_BRG_NOC_MAIN              162
149 #define RESET_BRG_NOC_ALL               163       149 #define RESET_BRG_NOC_ALL               163
150 /*                                      164-16    150 /*                                      164-167 */
151 #define RESET_BRG_NIC2_SYS              168       151 #define RESET_BRG_NIC2_SYS              168
152 #define RESET_BRG_NIC2_MAIN             169       152 #define RESET_BRG_NIC2_MAIN             169
153 #define RESET_BRG_NIC2_HDMI             170       153 #define RESET_BRG_NIC2_HDMI             170
154 #define RESET_BRG_NIC2_ALL              171       154 #define RESET_BRG_NIC2_ALL              171
155 #define RESET_BRG_NIC3_WAVE             172       155 #define RESET_BRG_NIC3_WAVE             172
156 #define RESET_BRG_NIC3_VDEC             173       156 #define RESET_BRG_NIC3_VDEC             173
157 #define RESET_BRG_NIC3_HEVCF            174       157 #define RESET_BRG_NIC3_HEVCF            174
158 #define RESET_BRG_NIC3_HEVCB            175       158 #define RESET_BRG_NIC3_HEVCB            175
159 #define RESET_BRG_NIC3_HCODEC           176       159 #define RESET_BRG_NIC3_HCODEC           176
160 #define RESET_BRG_NIC3_GE2D             177       160 #define RESET_BRG_NIC3_GE2D             177
161 #define RESET_BRG_NIC3_GDC              178       161 #define RESET_BRG_NIC3_GDC              178
162 #define RESET_BRG_NIC3_AMLOGIC          179       162 #define RESET_BRG_NIC3_AMLOGIC          179
163 #define RESET_BRG_NIC3_MAIN             180       163 #define RESET_BRG_NIC3_MAIN             180
164 #define RESET_BRG_NIC3_ALL              181       164 #define RESET_BRG_NIC3_ALL              181
165 #define RESET_BRG_NIC5_VPU              182       165 #define RESET_BRG_NIC5_VPU              182
166 /*                                      183-18    166 /*                                      183-185 */
167 #define RESET_BRG_NIC4_DSPB             186       167 #define RESET_BRG_NIC4_DSPB             186
168 #define RESET_BRG_NIC4_DSPA             187       168 #define RESET_BRG_NIC4_DSPA             187
169 #define RESET_BRG_NIC4_VAPB             188       169 #define RESET_BRG_NIC4_VAPB             188
170 #define RESET_BRG_NIC4_CLK81            189       170 #define RESET_BRG_NIC4_CLK81            189
171 #define RESET_BRG_NIC4_MAIN             190       171 #define RESET_BRG_NIC4_MAIN             190
172 #define RESET_BRG_NIC4_ALL              191       172 #define RESET_BRG_NIC4_ALL              191
173                                                   173 
174 /* RESET6 */                                      174 /* RESET6 */
175 #define RESET_BRG_VDEC_PIPEL            192       175 #define RESET_BRG_VDEC_PIPEL            192
176 #define RESET_BRG_HEVCF_DMC_PIPEL       193       176 #define RESET_BRG_HEVCF_DMC_PIPEL       193
177 #define RESET_BRG_NIC2TONIC4_PIPEL      194       177 #define RESET_BRG_NIC2TONIC4_PIPEL      194
178 #define RESET_BRG_HDMIRXTONIC2_PIPEL    195       178 #define RESET_BRG_HDMIRXTONIC2_PIPEL    195
179 #define RESET_BRG_SECTONIC4_PIPEL       196       179 #define RESET_BRG_SECTONIC4_PIPEL       196
180 #define RESET_BRG_VPUTONOC_PIPEL        197       180 #define RESET_BRG_VPUTONOC_PIPEL        197
181 #define RESET_BRG_NIC4TONOC_PIPEL       198       181 #define RESET_BRG_NIC4TONOC_PIPEL       198
182 #define RESET_BRG_NIC3TONOC_PIPEL       199       182 #define RESET_BRG_NIC3TONOC_PIPEL       199
183 #define RESET_BRG_NIC2TONOC_PIPEL       200       183 #define RESET_BRG_NIC2TONOC_PIPEL       200
184 #define RESET_BRG_NNATONOC_PIPEL        201       184 #define RESET_BRG_NNATONOC_PIPEL        201
185 #define RESET_BRG_FRISP3_PIPEL          202       185 #define RESET_BRG_FRISP3_PIPEL          202
186 #define RESET_BRG_FRISP2_PIPEL          203       186 #define RESET_BRG_FRISP2_PIPEL          203
187 #define RESET_BRG_FRISP1_PIPEL          204       187 #define RESET_BRG_FRISP1_PIPEL          204
188 #define RESET_BRG_FRISP0_PIPEL          205       188 #define RESET_BRG_FRISP0_PIPEL          205
189 /*                                      206-21    189 /*                                      206-217 */
190 #define RESET_BRG_AMPIPE_NAND           218       190 #define RESET_BRG_AMPIPE_NAND           218
191 #define RESET_BRG_AMPIPE_ETH            219       191 #define RESET_BRG_AMPIPE_ETH            219
192 /*                                      220       192 /*                                      220     */
193 #define RESET_BRG_AM2AXI0               221       193 #define RESET_BRG_AM2AXI0               221
194 #define RESET_BRG_AM2AXI1               222       194 #define RESET_BRG_AM2AXI1               222
195 #define RESET_BRG_AM2AXI2               223       195 #define RESET_BRG_AM2AXI2               223
196                                                   196 
197 #endif /* ___DTS_AMLOGIC_T7_RESET_H */            197 #endif /* ___DTS_AMLOGIC_T7_RESET_H */
198                                                   198 

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php