~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/scripts/dtc/include-prefixes/arm64/arm/juno-base.dtsi

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /scripts/dtc/include-prefixes/arm64/arm/juno-base.dtsi (Version linux-6.12-rc7) and /scripts/dtc/include-prefixes/arm64/arm/juno-base.dtsi (Version linux-4.14.336)


  1 // SPDX-License-Identifier: GPL-2.0                 1 // SPDX-License-Identifier: GPL-2.0
  2 #include "juno-clocks.dtsi"                         2 #include "juno-clocks.dtsi"
  3 #include "juno-motherboard.dtsi"               << 
  4                                                     3 
  5 / {                                                 4 / {
  6         /*                                          5         /*
  7          *  Devices shared by all Juno boards       6          *  Devices shared by all Juno boards
  8          */                                         7          */
  9                                                     8 
 10         memtimer: timer@2a810000 {                  9         memtimer: timer@2a810000 {
 11                 compatible = "arm,armv7-timer-     10                 compatible = "arm,armv7-timer-mem";
 12                 reg = <0x0 0x2a810000 0x0 0x10     11                 reg = <0x0 0x2a810000 0x0 0x10000>;
 13                 clock-frequency = <50000000>;      12                 clock-frequency = <50000000>;
 14                 #address-cells = <1>;          !!  13                 #address-cells = <2>;
 15                 #size-cells = <1>;             !!  14                 #size-cells = <2>;
 16                 ranges = <0 0x0 0x2a820000 0x2 !!  15                 ranges;
 17                 status = "disabled";               16                 status = "disabled";
 18                 frame@2a830000 {                   17                 frame@2a830000 {
 19                         frame-number = <1>;        18                         frame-number = <1>;
 20                         interrupts = <GIC_SPI  !!  19                         interrupts = <0 60 4>;
 21                         reg = <0x10000 0x10000 !!  20                         reg = <0x0 0x2a830000 0x0 0x10000>;
 22                 };                                 21                 };
 23         };                                         22         };
 24                                                    23 
 25         mailbox: mhu@2b1f0000 {                    24         mailbox: mhu@2b1f0000 {
 26                 compatible = "arm,mhu", "arm,p     25                 compatible = "arm,mhu", "arm,primecell";
 27                 reg = <0x0 0x2b1f0000 0x0 0x10     26                 reg = <0x0 0x2b1f0000 0x0 0x1000>;
 28                 interrupts = <GIC_SPI 36 IRQ_T     27                 interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>,
 29                              <GIC_SPI 35 IRQ_T !!  28                              <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
 30                              <GIC_SPI 37 IRQ_T !!  29                 interrupt-names = "mhu_lpri_rx",
                                                   >>  30                                   "mhu_hpri_rx";
 31                 #mbox-cells = <1>;                 31                 #mbox-cells = <1>;
 32                 clocks = <&soc_refclk100mhz>;      32                 clocks = <&soc_refclk100mhz>;
 33                 clock-names = "apb_pclk";          33                 clock-names = "apb_pclk";
 34         };                                         34         };
 35                                                    35 
 36         smmu_gpu: iommu@2b400000 {             << 
 37                 compatible = "arm,mmu-400", "a << 
 38                 reg = <0x0 0x2b400000 0x0 0x10 << 
 39                 interrupts = <GIC_SPI 38 IRQ_T << 
 40                              <GIC_SPI 38 IRQ_T << 
 41                 #iommu-cells = <1>;            << 
 42                 #global-interrupts = <1>;      << 
 43                 power-domains = <&scpi_devpd 1 << 
 44                 dma-coherent;                  << 
 45                 status = "disabled";           << 
 46         };                                     << 
 47                                                << 
 48         smmu_pcie: iommu@2b500000 {                36         smmu_pcie: iommu@2b500000 {
 49                 compatible = "arm,mmu-401", "a     37                 compatible = "arm,mmu-401", "arm,smmu-v1";
 50                 reg = <0x0 0x2b500000 0x0 0x10     38                 reg = <0x0 0x2b500000 0x0 0x10000>;
 51                 interrupts = <GIC_SPI 40 IRQ_T     39                 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
 52                              <GIC_SPI 40 IRQ_T     40                              <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
 53                 #iommu-cells = <1>;                41                 #iommu-cells = <1>;
 54                 #global-interrupts = <1>;          42                 #global-interrupts = <1>;
 55                 dma-coherent;                      43                 dma-coherent;
 56                 status = "disabled";               44                 status = "disabled";
 57         };                                         45         };
 58                                                    46 
 59         smmu_etr: iommu@2b600000 {                 47         smmu_etr: iommu@2b600000 {
 60                 compatible = "arm,mmu-401", "a     48                 compatible = "arm,mmu-401", "arm,smmu-v1";
 61                 reg = <0x0 0x2b600000 0x0 0x10     49                 reg = <0x0 0x2b600000 0x0 0x10000>;
 62                 interrupts = <GIC_SPI 42 IRQ_T     50                 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
 63                              <GIC_SPI 42 IRQ_T     51                              <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
 64                 #iommu-cells = <1>;                52                 #iommu-cells = <1>;
 65                 #global-interrupts = <1>;          53                 #global-interrupts = <1>;
 66                 dma-coherent;                      54                 dma-coherent;
 67                 power-domains = <&scpi_devpd 0     55                 power-domains = <&scpi_devpd 0>;
 68         };                                         56         };
 69                                                    57 
 70         gic: interrupt-controller@2c010000 {       58         gic: interrupt-controller@2c010000 {
 71                 compatible = "arm,gic-400", "a     59                 compatible = "arm,gic-400", "arm,cortex-a15-gic";
 72                 reg = <0x0 0x2c010000 0 0x1000     60                 reg = <0x0 0x2c010000 0 0x1000>,
 73                       <0x0 0x2c02f000 0 0x2000     61                       <0x0 0x2c02f000 0 0x2000>,
 74                       <0x0 0x2c04f000 0 0x2000     62                       <0x0 0x2c04f000 0 0x2000>,
 75                       <0x0 0x2c06f000 0 0x2000     63                       <0x0 0x2c06f000 0 0x2000>;
 76                 #address-cells = <1>;          !!  64                 #address-cells = <2>;
 77                 #interrupt-cells = <3>;            65                 #interrupt-cells = <3>;
 78                 #size-cells = <1>;             !!  66                 #size-cells = <2>;
 79                 interrupt-controller;              67                 interrupt-controller;
 80                 interrupts = <GIC_PPI 9 (GIC_C     68                 interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_HIGH)>;
 81                 ranges = <0 0 0x2c1c0000 0x400 !!  69                 ranges = <0 0 0 0x2c1c0000 0 0x40000>;
 82                                                << 
 83                 v2m_0: v2m@0 {                     70                 v2m_0: v2m@0 {
 84                         compatible = "arm,gic-     71                         compatible = "arm,gic-v2m-frame";
 85                         msi-controller;            72                         msi-controller;
 86                         reg = <0 0x10000>;     !!  73                         reg = <0 0 0 0x1000>;
 87                 };                             << 
 88                                                << 
 89                 v2m@10000 {                    << 
 90                         compatible = "arm,gic- << 
 91                         msi-controller;        << 
 92                         reg = <0x10000 0x10000 << 
 93                 };                             << 
 94                                                << 
 95                 v2m@20000 {                    << 
 96                         compatible = "arm,gic- << 
 97                         msi-controller;        << 
 98                         reg = <0x20000 0x10000 << 
 99                 };                             << 
100                                                << 
101                 v2m@30000 {                    << 
102                         compatible = "arm,gic- << 
103                         msi-controller;        << 
104                         reg = <0x30000 0x10000 << 
105                 };                                 74                 };
106         };                                         75         };
107                                                    76 
108         timer {                                    77         timer {
109                 compatible = "arm,armv8-timer"     78                 compatible = "arm,armv8-timer";
110                 interrupts = <GIC_PPI 13 (GIC_     79                 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>,
111                              <GIC_PPI 14 (GIC_     80                              <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>,
112                              <GIC_PPI 11 (GIC_     81                              <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>,
113                              <GIC_PPI 10 (GIC_     82                              <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>;
114         };                                         83         };
115                                                    84 
116         /*                                         85         /*
117          * Juno TRMs specify the size for thes     86          * Juno TRMs specify the size for these coresight components as 64K.
118          * The actual size is just 4K though 6     87          * The actual size is just 4K though 64K is reserved. Access to the
119          * unmapped reserved region results in     88          * unmapped reserved region results in a DECERR response.
120          */                                        89          */
121         etf_sys0: etf@20010000 { /* etf0 */    !!  90         etf@20010000 { /* etf0 */
122                 compatible = "arm,coresight-tm     91                 compatible = "arm,coresight-tmc", "arm,primecell";
123                 reg = <0 0x20010000 0 0x1000>;     92                 reg = <0 0x20010000 0 0x1000>;
124                                                    93 
125                 clocks = <&soc_smc50mhz>;          94                 clocks = <&soc_smc50mhz>;
126                 clock-names = "apb_pclk";          95                 clock-names = "apb_pclk";
127                 power-domains = <&scpi_devpd 0     96                 power-domains = <&scpi_devpd 0>;
                                                   >>  97                 ports {
                                                   >>  98                         #address-cells = <1>;
                                                   >>  99                         #size-cells = <0>;
128                                                   100 
129                 in-ports {                     !! 101                         /* input port */
130                         port {                 !! 102                         port@0 {
                                                   >> 103                                 reg = <0>;
131                                 etf0_in_port:     104                                 etf0_in_port: endpoint {
                                                   >> 105                                         slave-mode;
132                                         remote    106                                         remote-endpoint = <&main_funnel_out_port>;
133                                 };                107                                 };
134                         };                        108                         };
135                 };                             << 
136                                                   109 
137                 out-ports {                    !! 110                         /* output port */
138                         port {                 !! 111                         port@1 {
                                                   >> 112                                 reg = <0>;
139                                 etf0_out_port:    113                                 etf0_out_port: endpoint {
140                                 };                114                                 };
141                         };                        115                         };
142                 };                                116                 };
143         };                                        117         };
144                                                   118 
145         tpiu_sys: tpiu@20030000 {              !! 119         tpiu@20030000 {
146                 compatible = "arm,coresight-tp    120                 compatible = "arm,coresight-tpiu", "arm,primecell";
147                 reg = <0 0x20030000 0 0x1000>;    121                 reg = <0 0x20030000 0 0x1000>;
148                                                   122 
149                 clocks = <&soc_smc50mhz>;         123                 clocks = <&soc_smc50mhz>;
150                 clock-names = "apb_pclk";         124                 clock-names = "apb_pclk";
151                 power-domains = <&scpi_devpd 0    125                 power-domains = <&scpi_devpd 0>;
152                 in-ports {                     !! 126                 port {
153                         port {                 !! 127                         tpiu_in_port: endpoint {
154                                 tpiu_in_port:  !! 128                                 slave-mode;
155                                         remote !! 129                                 remote-endpoint = <&replicator_out_port0>;
156                                 };             << 
157                         };                        130                         };
158                 };                                131                 };
159         };                                        132         };
160                                                   133 
161         /* main funnel on Juno r0, cssys0 funn    134         /* main funnel on Juno r0, cssys0 funnel on Juno r1/r2 as per TRM*/
162         main_funnel: funnel@20040000 {            135         main_funnel: funnel@20040000 {
163                 compatible = "arm,coresight-dy !! 136                 compatible = "arm,coresight-funnel", "arm,primecell";
164                 reg = <0 0x20040000 0 0x1000>;    137                 reg = <0 0x20040000 0 0x1000>;
165                                                   138 
166                 clocks = <&soc_smc50mhz>;         139                 clocks = <&soc_smc50mhz>;
167                 clock-names = "apb_pclk";         140                 clock-names = "apb_pclk";
168                 power-domains = <&scpi_devpd 0    141                 power-domains = <&scpi_devpd 0>;
                                                   >> 142                 ports {
                                                   >> 143                         #address-cells = <1>;
                                                   >> 144                         #size-cells = <0>;
169                                                   145 
170                 out-ports {                    !! 146                         /* output port */
171                         port {                 !! 147                         port@0 {
                                                   >> 148                                 reg = <0>;
172                                 main_funnel_ou    149                                 main_funnel_out_port: endpoint {
173                                         remote    150                                         remote-endpoint = <&etf0_in_port>;
174                                 };                151                                 };
175                         };                        152                         };
176                 };                             << 
177                                                   153 
178                 main_funnel_in_ports: in-ports !! 154                         /* input ports */
179                         #address-cells = <1>;  !! 155                         port@1 {
180                         #size-cells = <0>;     << 
181                                                << 
182                         port@0 {               << 
183                                 reg = <0>;        156                                 reg = <0>;
184                                 main_funnel_in    157                                 main_funnel_in_port0: endpoint {
                                                   >> 158                                         slave-mode;
185                                         remote    159                                         remote-endpoint = <&cluster0_funnel_out_port>;
186                                 };                160                                 };
187                         };                        161                         };
188                                                   162 
189                         port@1 {               !! 163                         port@2 {
190                                 reg = <1>;        164                                 reg = <1>;
191                                 main_funnel_in    165                                 main_funnel_in_port1: endpoint {
                                                   >> 166                                         slave-mode;
192                                         remote    167                                         remote-endpoint = <&cluster1_funnel_out_port>;
193                                 };                168                                 };
194                         };                        169                         };
195                 };                                170                 };
196         };                                        171         };
197                                                   172 
198         etr_sys: etr@20070000 {                !! 173         etr@20070000 {
199                 compatible = "arm,coresight-tm    174                 compatible = "arm,coresight-tmc", "arm,primecell";
200                 reg = <0 0x20070000 0 0x1000>;    175                 reg = <0 0x20070000 0 0x1000>;
201                 iommus = <&smmu_etr 0>;           176                 iommus = <&smmu_etr 0>;
202                                                   177 
203                 clocks = <&soc_smc50mhz>;         178                 clocks = <&soc_smc50mhz>;
204                 clock-names = "apb_pclk";         179                 clock-names = "apb_pclk";
205                 power-domains = <&scpi_devpd 0    180                 power-domains = <&scpi_devpd 0>;
206                 arm,scatter-gather;            !! 181                 port {
207                 in-ports {                     !! 182                         etr_in_port: endpoint {
208                         port {                 !! 183                                 slave-mode;
209                                 etr_in_port: e !! 184                                 remote-endpoint = <&replicator_out_port1>;
210                                         remote << 
211                                 };             << 
212                         };                        185                         };
213                 };                                186                 };
214         };                                        187         };
215                                                   188 
216         stm_sys: stm@20100000 {                !! 189         stm@20100000 {
217                 compatible = "arm,coresight-st    190                 compatible = "arm,coresight-stm", "arm,primecell";
218                 reg = <0 0x20100000 0 0x1000>,    191                 reg = <0 0x20100000 0 0x1000>,
219                       <0 0x28000000 0 0x100000    192                       <0 0x28000000 0 0x1000000>;
220                 reg-names = "stm-base", "stm-s    193                 reg-names = "stm-base", "stm-stimulus-base";
221                                                   194 
222                 clocks = <&soc_smc50mhz>;         195                 clocks = <&soc_smc50mhz>;
223                 clock-names = "apb_pclk";         196                 clock-names = "apb_pclk";
224                 power-domains = <&scpi_devpd 0    197                 power-domains = <&scpi_devpd 0>;
225                 out-ports {                    !! 198                 port {
226                         port {                 !! 199                         stm_out_port: endpoint {
227                                 stm_out_port:  << 
228                                 };             << 
229                         };                     << 
230                 };                             << 
231         };                                     << 
232                                                << 
233         replicator@20120000 {                  << 
234                 compatible = "arm,coresight-dy << 
235                 reg = <0 0x20120000 0 0x1000>; << 
236                                                << 
237                 clocks = <&soc_smc50mhz>;      << 
238                 clock-names = "apb_pclk";      << 
239                 power-domains = <&scpi_devpd 0 << 
240                                                << 
241                 out-ports {                    << 
242                         #address-cells = <1>;  << 
243                         #size-cells = <0>;     << 
244                                                << 
245                         /* replicator output p << 
246                         port@0 {               << 
247                                 reg = <0>;     << 
248                                 replicator_out << 
249                                         remote << 
250                                 };             << 
251                         };                     << 
252                                                << 
253                         port@1 {               << 
254                                 reg = <1>;     << 
255                                 replicator_out << 
256                                         remote << 
257                                 };             << 
258                         };                     << 
259                 };                             << 
260                 in-ports {                     << 
261                         port {                 << 
262                                 replicator_in_ << 
263                                 };             << 
264                         };                        200                         };
265                 };                                201                 };
266         };                                        202         };
267                                                   203 
268         cpu_debug0: cpu-debug@22010000 {          204         cpu_debug0: cpu-debug@22010000 {
269                 compatible = "arm,coresight-cp    205                 compatible = "arm,coresight-cpu-debug", "arm,primecell";
270                 reg = <0x0 0x22010000 0x0 0x10    206                 reg = <0x0 0x22010000 0x0 0x1000>;
271                                                   207 
272                 clocks = <&soc_smc50mhz>;         208                 clocks = <&soc_smc50mhz>;
273                 clock-names = "apb_pclk";         209                 clock-names = "apb_pclk";
274                 power-domains = <&scpi_devpd 0    210                 power-domains = <&scpi_devpd 0>;
275         };                                        211         };
276                                                   212 
277         etm0: etm@22040000 {                      213         etm0: etm@22040000 {
278                 compatible = "arm,coresight-et    214                 compatible = "arm,coresight-etm4x", "arm,primecell";
279                 reg = <0 0x22040000 0 0x1000>;    215                 reg = <0 0x22040000 0 0x1000>;
280                                                   216 
281                 clocks = <&soc_smc50mhz>;         217                 clocks = <&soc_smc50mhz>;
282                 clock-names = "apb_pclk";         218                 clock-names = "apb_pclk";
283                 power-domains = <&scpi_devpd 0    219                 power-domains = <&scpi_devpd 0>;
284                 out-ports {                    !! 220                 port {
285                         port {                 !! 221                         cluster0_etm0_out_port: endpoint {
286                                 cluster0_etm0_ !! 222                                 remote-endpoint = <&cluster0_funnel_in_port0>;
287                                         remote << 
288                                 };             << 
289                         };                        223                         };
290                 };                                224                 };
291         };                                        225         };
292                                                   226 
293         cti0: cti@22020000 {                   << 
294                 compatible = "arm,coresight-ct << 
295                              "arm,primecell";  << 
296                 reg = <0 0x22020000 0 0x1000>; << 
297                                                << 
298                 clocks = <&soc_smc50mhz>;      << 
299                 clock-names = "apb_pclk";      << 
300                 power-domains = <&scpi_devpd 0 << 
301                                                << 
302                 arm,cs-dev-assoc = <&etm0>;    << 
303         };                                     << 
304                                                << 
305         funnel@220c0000 { /* cluster0 funnel *    227         funnel@220c0000 { /* cluster0 funnel */
306                 compatible = "arm,coresight-dy !! 228                 compatible = "arm,coresight-funnel", "arm,primecell";
307                 reg = <0 0x220c0000 0 0x1000>;    229                 reg = <0 0x220c0000 0 0x1000>;
308                                                   230 
309                 clocks = <&soc_smc50mhz>;         231                 clocks = <&soc_smc50mhz>;
310                 clock-names = "apb_pclk";         232                 clock-names = "apb_pclk";
311                 power-domains = <&scpi_devpd 0    233                 power-domains = <&scpi_devpd 0>;
312                 out-ports {                    !! 234                 ports {
313                         port {                 !! 235                         #address-cells = <1>;
                                                   >> 236                         #size-cells = <0>;
                                                   >> 237 
                                                   >> 238                         port@0 {
                                                   >> 239                                 reg = <0>;
314                                 cluster0_funne    240                                 cluster0_funnel_out_port: endpoint {
315                                         remote    241                                         remote-endpoint = <&main_funnel_in_port0>;
316                                 };                242                                 };
317                         };                        243                         };
318                 };                             << 
319                                                   244 
320                 in-ports {                     !! 245                         port@1 {
321                         #address-cells = <1>;  << 
322                         #size-cells = <0>;     << 
323                                                << 
324                         port@0 {               << 
325                                 reg = <0>;        246                                 reg = <0>;
326                                 cluster0_funne    247                                 cluster0_funnel_in_port0: endpoint {
                                                   >> 248                                         slave-mode;
327                                         remote    249                                         remote-endpoint = <&cluster0_etm0_out_port>;
328                                 };                250                                 };
329                         };                        251                         };
330                                                   252 
331                         port@1 {               !! 253                         port@2 {
332                                 reg = <1>;        254                                 reg = <1>;
333                                 cluster0_funne    255                                 cluster0_funnel_in_port1: endpoint {
                                                   >> 256                                         slave-mode;
334                                         remote    257                                         remote-endpoint = <&cluster0_etm1_out_port>;
335                                 };                258                                 };
336                         };                        259                         };
337                 };                                260                 };
338         };                                        261         };
339                                                   262 
340         cpu_debug1: cpu-debug@22110000 {          263         cpu_debug1: cpu-debug@22110000 {
341                 compatible = "arm,coresight-cp    264                 compatible = "arm,coresight-cpu-debug", "arm,primecell";
342                 reg = <0x0 0x22110000 0x0 0x10    265                 reg = <0x0 0x22110000 0x0 0x1000>;
343                                                   266 
344                 clocks = <&soc_smc50mhz>;         267                 clocks = <&soc_smc50mhz>;
345                 clock-names = "apb_pclk";         268                 clock-names = "apb_pclk";
346                 power-domains = <&scpi_devpd 0    269                 power-domains = <&scpi_devpd 0>;
347         };                                        270         };
348                                                   271 
349         etm1: etm@22140000 {                      272         etm1: etm@22140000 {
350                 compatible = "arm,coresight-et    273                 compatible = "arm,coresight-etm4x", "arm,primecell";
351                 reg = <0 0x22140000 0 0x1000>;    274                 reg = <0 0x22140000 0 0x1000>;
352                                                   275 
353                 clocks = <&soc_smc50mhz>;         276                 clocks = <&soc_smc50mhz>;
354                 clock-names = "apb_pclk";         277                 clock-names = "apb_pclk";
355                 power-domains = <&scpi_devpd 0    278                 power-domains = <&scpi_devpd 0>;
356                 out-ports {                    !! 279                 port {
357                         port {                 !! 280                         cluster0_etm1_out_port: endpoint {
358                                 cluster0_etm1_ !! 281                                 remote-endpoint = <&cluster0_funnel_in_port1>;
359                                         remote << 
360                                 };             << 
361                         };                        282                         };
362                 };                                283                 };
363         };                                        284         };
364                                                   285 
365         cti1: cti@22120000 {                   << 
366                 compatible = "arm,coresight-ct << 
367                              "arm,primecell";  << 
368                 reg = <0 0x22120000 0 0x1000>; << 
369                                                << 
370                 clocks = <&soc_smc50mhz>;      << 
371                 clock-names = "apb_pclk";      << 
372                 power-domains = <&scpi_devpd 0 << 
373                                                << 
374                 arm,cs-dev-assoc = <&etm1>;    << 
375         };                                     << 
376                                                << 
377         cpu_debug2: cpu-debug@23010000 {          286         cpu_debug2: cpu-debug@23010000 {
378                 compatible = "arm,coresight-cp    287                 compatible = "arm,coresight-cpu-debug", "arm,primecell";
379                 reg = <0x0 0x23010000 0x0 0x10    288                 reg = <0x0 0x23010000 0x0 0x1000>;
380                                                   289 
381                 clocks = <&soc_smc50mhz>;         290                 clocks = <&soc_smc50mhz>;
382                 clock-names = "apb_pclk";         291                 clock-names = "apb_pclk";
383                 power-domains = <&scpi_devpd 0    292                 power-domains = <&scpi_devpd 0>;
384         };                                        293         };
385                                                   294 
386         etm2: etm@23040000 {                      295         etm2: etm@23040000 {
387                 compatible = "arm,coresight-et    296                 compatible = "arm,coresight-etm4x", "arm,primecell";
388                 reg = <0 0x23040000 0 0x1000>;    297                 reg = <0 0x23040000 0 0x1000>;
389                                                   298 
390                 clocks = <&soc_smc50mhz>;         299                 clocks = <&soc_smc50mhz>;
391                 clock-names = "apb_pclk";         300                 clock-names = "apb_pclk";
392                 power-domains = <&scpi_devpd 0    301                 power-domains = <&scpi_devpd 0>;
393                 out-ports {                    !! 302                 port {
394                         port {                 !! 303                         cluster1_etm0_out_port: endpoint {
395                                 cluster1_etm0_ !! 304                                 remote-endpoint = <&cluster1_funnel_in_port0>;
396                                         remote << 
397                                 };             << 
398                         };                        305                         };
399                 };                                306                 };
400         };                                        307         };
401                                                   308 
402         cti2: cti@23020000 {                   << 
403                 compatible = "arm,coresight-ct << 
404                              "arm,primecell";  << 
405                 reg = <0 0x23020000 0 0x1000>; << 
406                                                << 
407                 clocks = <&soc_smc50mhz>;      << 
408                 clock-names = "apb_pclk";      << 
409                 power-domains = <&scpi_devpd 0 << 
410                                                << 
411                 arm,cs-dev-assoc = <&etm2>;    << 
412         };                                     << 
413                                                << 
414         funnel@230c0000 { /* cluster1 funnel *    309         funnel@230c0000 { /* cluster1 funnel */
415                 compatible = "arm,coresight-dy !! 310                 compatible = "arm,coresight-funnel", "arm,primecell";
416                 reg = <0 0x230c0000 0 0x1000>;    311                 reg = <0 0x230c0000 0 0x1000>;
417                                                   312 
418                 clocks = <&soc_smc50mhz>;         313                 clocks = <&soc_smc50mhz>;
419                 clock-names = "apb_pclk";         314                 clock-names = "apb_pclk";
420                 power-domains = <&scpi_devpd 0    315                 power-domains = <&scpi_devpd 0>;
421                 out-ports {                    !! 316                 ports {
422                         port {                 !! 317                         #address-cells = <1>;
                                                   >> 318                         #size-cells = <0>;
                                                   >> 319 
                                                   >> 320                         port@0 {
                                                   >> 321                                 reg = <0>;
423                                 cluster1_funne    322                                 cluster1_funnel_out_port: endpoint {
424                                         remote    323                                         remote-endpoint = <&main_funnel_in_port1>;
425                                 };                324                                 };
426                         };                        325                         };
427                 };                             << 
428                                                   326 
429                 in-ports {                     !! 327                         port@1 {
430                         #address-cells = <1>;  << 
431                         #size-cells = <0>;     << 
432                                                << 
433                         port@0 {               << 
434                                 reg = <0>;        328                                 reg = <0>;
435                                 cluster1_funne    329                                 cluster1_funnel_in_port0: endpoint {
                                                   >> 330                                         slave-mode;
436                                         remote    331                                         remote-endpoint = <&cluster1_etm0_out_port>;
437                                 };                332                                 };
438                         };                        333                         };
439                                                   334 
440                         port@1 {               !! 335                         port@2 {
441                                 reg = <1>;        336                                 reg = <1>;
442                                 cluster1_funne    337                                 cluster1_funnel_in_port1: endpoint {
                                                   >> 338                                         slave-mode;
443                                         remote    339                                         remote-endpoint = <&cluster1_etm1_out_port>;
444                                 };                340                                 };
445                         };                        341                         };
446                         port@2 {               !! 342                         port@3 {
447                                 reg = <2>;        343                                 reg = <2>;
448                                 cluster1_funne    344                                 cluster1_funnel_in_port2: endpoint {
                                                   >> 345                                         slave-mode;
449                                         remote    346                                         remote-endpoint = <&cluster1_etm2_out_port>;
450                                 };                347                                 };
451                         };                        348                         };
452                         port@3 {               !! 349                         port@4 {
453                                 reg = <3>;        350                                 reg = <3>;
454                                 cluster1_funne    351                                 cluster1_funnel_in_port3: endpoint {
                                                   >> 352                                         slave-mode;
455                                         remote    353                                         remote-endpoint = <&cluster1_etm3_out_port>;
456                                 };                354                                 };
457                         };                        355                         };
458                 };                                356                 };
459         };                                        357         };
460                                                   358 
461         cpu_debug3: cpu-debug@23110000 {          359         cpu_debug3: cpu-debug@23110000 {
462                 compatible = "arm,coresight-cp    360                 compatible = "arm,coresight-cpu-debug", "arm,primecell";
463                 reg = <0x0 0x23110000 0x0 0x10    361                 reg = <0x0 0x23110000 0x0 0x1000>;
464                                                   362 
465                 clocks = <&soc_smc50mhz>;         363                 clocks = <&soc_smc50mhz>;
466                 clock-names = "apb_pclk";         364                 clock-names = "apb_pclk";
467                 power-domains = <&scpi_devpd 0    365                 power-domains = <&scpi_devpd 0>;
468         };                                        366         };
469                                                   367 
470         etm3: etm@23140000 {                      368         etm3: etm@23140000 {
471                 compatible = "arm,coresight-et    369                 compatible = "arm,coresight-etm4x", "arm,primecell";
472                 reg = <0 0x23140000 0 0x1000>;    370                 reg = <0 0x23140000 0 0x1000>;
473                                                   371 
474                 clocks = <&soc_smc50mhz>;         372                 clocks = <&soc_smc50mhz>;
475                 clock-names = "apb_pclk";         373                 clock-names = "apb_pclk";
476                 power-domains = <&scpi_devpd 0    374                 power-domains = <&scpi_devpd 0>;
477                 out-ports {                    !! 375                 port {
478                         port {                 !! 376                         cluster1_etm1_out_port: endpoint {
479                                 cluster1_etm1_ !! 377                                 remote-endpoint = <&cluster1_funnel_in_port1>;
480                                         remote << 
481                                 };             << 
482                         };                        378                         };
483                 };                                379                 };
484         };                                        380         };
485                                                   381 
486         cti3: cti@23120000 {                   << 
487                 compatible = "arm,coresight-ct << 
488                              "arm,primecell";  << 
489                 reg = <0 0x23120000 0 0x1000>; << 
490                                                << 
491                 clocks = <&soc_smc50mhz>;      << 
492                 clock-names = "apb_pclk";      << 
493                 power-domains = <&scpi_devpd 0 << 
494                                                << 
495                 arm,cs-dev-assoc = <&etm3>;    << 
496         };                                     << 
497                                                << 
498         cpu_debug4: cpu-debug@23210000 {          382         cpu_debug4: cpu-debug@23210000 {
499                 compatible = "arm,coresight-cp    383                 compatible = "arm,coresight-cpu-debug", "arm,primecell";
500                 reg = <0x0 0x23210000 0x0 0x10    384                 reg = <0x0 0x23210000 0x0 0x1000>;
501                                                   385 
502                 clocks = <&soc_smc50mhz>;         386                 clocks = <&soc_smc50mhz>;
503                 clock-names = "apb_pclk";         387                 clock-names = "apb_pclk";
504                 power-domains = <&scpi_devpd 0    388                 power-domains = <&scpi_devpd 0>;
505         };                                        389         };
506                                                   390 
507         etm4: etm@23240000 {                      391         etm4: etm@23240000 {
508                 compatible = "arm,coresight-et    392                 compatible = "arm,coresight-etm4x", "arm,primecell";
509                 reg = <0 0x23240000 0 0x1000>;    393                 reg = <0 0x23240000 0 0x1000>;
510                                                   394 
511                 clocks = <&soc_smc50mhz>;         395                 clocks = <&soc_smc50mhz>;
512                 clock-names = "apb_pclk";         396                 clock-names = "apb_pclk";
513                 power-domains = <&scpi_devpd 0    397                 power-domains = <&scpi_devpd 0>;
514                 out-ports {                    !! 398                 port {
515                         port {                 !! 399                         cluster1_etm2_out_port: endpoint {
516                                 cluster1_etm2_ !! 400                                 remote-endpoint = <&cluster1_funnel_in_port2>;
517                                         remote << 
518                                 };             << 
519                         };                        401                         };
520                 };                                402                 };
521         };                                        403         };
522                                                   404 
523         cti4: cti@23220000 {                   << 
524                 compatible = "arm,coresight-ct << 
525                              "arm,primecell";  << 
526                 reg = <0 0x23220000 0 0x1000>; << 
527                                                << 
528                 clocks = <&soc_smc50mhz>;      << 
529                 clock-names = "apb_pclk";      << 
530                 power-domains = <&scpi_devpd 0 << 
531                                                << 
532                 arm,cs-dev-assoc = <&etm4>;    << 
533         };                                     << 
534                                                << 
535         cpu_debug5: cpu-debug@23310000 {          405         cpu_debug5: cpu-debug@23310000 {
536                 compatible = "arm,coresight-cp    406                 compatible = "arm,coresight-cpu-debug", "arm,primecell";
537                 reg = <0x0 0x23310000 0x0 0x10    407                 reg = <0x0 0x23310000 0x0 0x1000>;
538                                                   408 
539                 clocks = <&soc_smc50mhz>;         409                 clocks = <&soc_smc50mhz>;
540                 clock-names = "apb_pclk";         410                 clock-names = "apb_pclk";
541                 power-domains = <&scpi_devpd 0    411                 power-domains = <&scpi_devpd 0>;
542         };                                        412         };
543                                                   413 
544         etm5: etm@23340000 {                      414         etm5: etm@23340000 {
545                 compatible = "arm,coresight-et    415                 compatible = "arm,coresight-etm4x", "arm,primecell";
546                 reg = <0 0x23340000 0 0x1000>;    416                 reg = <0 0x23340000 0 0x1000>;
547                                                   417 
548                 clocks = <&soc_smc50mhz>;         418                 clocks = <&soc_smc50mhz>;
549                 clock-names = "apb_pclk";         419                 clock-names = "apb_pclk";
550                 power-domains = <&scpi_devpd 0    420                 power-domains = <&scpi_devpd 0>;
551                 out-ports {                    !! 421                 port {
552                         port {                 !! 422                         cluster1_etm3_out_port: endpoint {
553                                 cluster1_etm3_ !! 423                                 remote-endpoint = <&cluster1_funnel_in_port3>;
554                                         remote << 
555                                 };             << 
556                         };                        424                         };
557                 };                                425                 };
558         };                                        426         };
559                                                   427 
560         cti5: cti@23320000 {                   !! 428         replicator@20120000 {
561                 compatible = "arm,coresight-ct !! 429                 compatible = "arm,coresight-dynamic-replicator", "arm,primecell";
562                              "arm,primecell";  !! 430                 reg = <0 0x20120000 0 0x1000>;
563                 reg = <0 0x23320000 0 0x1000>; << 
564                                                << 
565                 clocks = <&soc_smc50mhz>;      << 
566                 clock-names = "apb_pclk";      << 
567                 power-domains = <&scpi_devpd 0 << 
568                                                << 
569                 arm,cs-dev-assoc = <&etm5>;    << 
570         };                                     << 
571                                                << 
572         cti_sys0: cti@20020000 { /* sys_cti_0  << 
573                 compatible = "arm,coresight-ct << 
574                 reg = <0 0x20020000 0 0x1000>; << 
575                                                   431 
576                 clocks = <&soc_smc50mhz>;         432                 clocks = <&soc_smc50mhz>;
577                 clock-names = "apb_pclk";         433                 clock-names = "apb_pclk";
578                 power-domains = <&scpi_devpd 0    434                 power-domains = <&scpi_devpd 0>;
579                                                   435 
580                 #address-cells = <1>;          !! 436                 ports {
581                 #size-cells = <0>;             !! 437                         #address-cells = <1>;
582                                                !! 438                         #size-cells = <0>;
583                 trig-conns@0 {                 << 
584                         reg = <0>;             << 
585                         arm,trig-in-sigs = <2  << 
586                         arm,trig-in-types = <S << 
587                         arm,trig-out-sigs = <0 << 
588                         arm,trig-out-types = < << 
589                         arm,cs-dev-assoc = <&e << 
590                 };                             << 
591                                                << 
592                 trig-conns@1 {                 << 
593                         reg = <1>;             << 
594                         arm,trig-in-sigs = <0  << 
595                         arm,trig-in-types = <S << 
596                         arm,trig-out-sigs = <7 << 
597                         arm,trig-out-types = < << 
598                         arm,cs-dev-assoc = <&e << 
599                 };                             << 
600                                                << 
601                 trig-conns@2 {                 << 
602                         reg = <2>;             << 
603                         arm,trig-in-sigs = <4  << 
604                         arm,trig-in-types = <S << 
605                                            STM << 
606                         arm,trig-out-sigs = <4 << 
607                         arm,trig-out-types = < << 
608                         arm,cs-dev-assoc = <&s << 
609                 };                             << 
610                                                << 
611                 trig-conns@3 {                 << 
612                         reg = <3>;             << 
613                         arm,trig-out-sigs = <2 << 
614                         arm,trig-out-types = < << 
615                         arm,cs-dev-assoc = <&t << 
616                 };                             << 
617         };                                     << 
618                                                << 
619         cti_sys1: cti@20110000 { /* sys_cti_1  << 
620                 compatible = "arm,coresight-ct << 
621                 reg = <0 0x20110000 0 0x1000>; << 
622                                                   439 
623                 clocks = <&soc_smc50mhz>;      !! 440                         /* replicator output ports */
624                 clock-names = "apb_pclk";      !! 441                         port@0 {
625                 power-domains = <&scpi_devpd 0 !! 442                                 reg = <0>;
                                                   >> 443                                 replicator_out_port0: endpoint {
                                                   >> 444                                         remote-endpoint = <&tpiu_in_port>;
                                                   >> 445                                 };
                                                   >> 446                         };
626                                                   447 
627                 #address-cells = <1>;          !! 448                         port@1 {
628                 #size-cells = <0>;             !! 449                                 reg = <1>;
                                                   >> 450                                 replicator_out_port1: endpoint {
                                                   >> 451                                         remote-endpoint = <&etr_in_port>;
                                                   >> 452                                 };
                                                   >> 453                         };
629                                                   454 
630                 trig-conns@0 {                 !! 455                         /* replicator input port */
631                         reg = <0>;             !! 456                         port@2 {
632                         arm,trig-in-sigs = <0> !! 457                                 reg = <0>;
633                         arm,trig-in-types = <G !! 458                                 replicator_in_port0: endpoint {
634                         arm,trig-out-sigs = <0 !! 459                                         slave-mode;
635                         arm,trig-out-types = < !! 460                                 };
636                         arm,trig-conn-name = " !! 461                         };
637                 };                             << 
638                                                << 
639                 trig-conns@1 {                 << 
640                         reg = <1>;             << 
641                         arm,trig-out-sigs = <2 << 
642                         arm,trig-out-types = < << 
643                         arm,trig-conn-name = " << 
644                 };                             << 
645                                                << 
646                 trig-conns@2 {                 << 
647                         reg = <2>;             << 
648                         arm,trig-out-sigs = <1 << 
649                         arm,trig-out-types = < << 
650                         arm,trig-conn-name = " << 
651                 };                                462                 };
652         };                                        463         };
653                                                   464 
654         gpu: gpu@2d000000 {                    << 
655                 compatible = "arm,juno-mali",  << 
656                 reg = <0 0x2d000000 0 0x10000> << 
657                 interrupts = <GIC_SPI 33 IRQ_T << 
658                              <GIC_SPI 34 IRQ_T << 
659                              <GIC_SPI 32 IRQ_T << 
660                 interrupt-names = "job", "mmu" << 
661                 clocks = <&scpi_dvfs 2>;       << 
662                 power-domains = <&scpi_devpd 1 << 
663                 dma-coherent;                  << 
664                 /* The SMMU is only really of  << 
665                 /* iommus = <&smmu_gpu 0>; */  << 
666         };                                     << 
667                                                << 
668         sram: sram@2e000000 {                     465         sram: sram@2e000000 {
669                 compatible = "arm,juno-sram-ns    466                 compatible = "arm,juno-sram-ns", "mmio-sram";
670                 reg = <0x0 0x2e000000 0x0 0x80    467                 reg = <0x0 0x2e000000 0x0 0x8000>;
671                                                   468 
672                 #address-cells = <1>;             469                 #address-cells = <1>;
673                 #size-cells = <1>;                470                 #size-cells = <1>;
674                 ranges = <0 0x0 0x2e000000 0x8    471                 ranges = <0 0x0 0x2e000000 0x8000>;
675                                                   472 
676                 cpu_scp_lpri: scp-sram@0 {     !! 473                 cpu_scp_lpri: scp-shmem@0 {
677                         compatible = "arm,juno    474                         compatible = "arm,juno-scp-shmem";
678                         reg = <0x0 0x200>;        475                         reg = <0x0 0x200>;
679                 };                                476                 };
680                                                   477 
681                 cpu_scp_hpri: scp-sram@200 {   !! 478                 cpu_scp_hpri: scp-shmem@200 {
682                         compatible = "arm,juno    479                         compatible = "arm,juno-scp-shmem";
683                         reg = <0x200 0x200>;      480                         reg = <0x200 0x200>;
684                 };                                481                 };
685         };                                        482         };
686                                                   483 
687         pcie_ctlr: pcie@40000000 {                484         pcie_ctlr: pcie@40000000 {
688                 compatible = "arm,juno-r1-pcie    485                 compatible = "arm,juno-r1-pcie", "plda,xpressrich3-axi", "pci-host-ecam-generic";
689                 device_type = "pci";              486                 device_type = "pci";
690                 reg = <0 0x40000000 0 0x100000    487                 reg = <0 0x40000000 0 0x10000000>;      /* ECAM config space */
691                 bus-range = <0 255>;              488                 bus-range = <0 255>;
692                 linux,pci-domain = <0>;           489                 linux,pci-domain = <0>;
693                 #address-cells = <3>;             490                 #address-cells = <3>;
694                 #size-cells = <2>;                491                 #size-cells = <2>;
695                 dma-coherent;                     492                 dma-coherent;
696                 ranges = <0x01000000 0x00 0x00    493                 ranges = <0x01000000 0x00 0x00000000 0x00 0x5f800000 0x0 0x00800000>,
697                          <0x02000000 0x00 0x50    494                          <0x02000000 0x00 0x50000000 0x00 0x50000000 0x0 0x08000000>,
698                          <0x42000000 0x40 0x00    495                          <0x42000000 0x40 0x00000000 0x40 0x00000000 0x1 0x00000000>;
699                 /* Standard AXI Translation en << 
700                 dma-ranges = <0x02000000 0x0 0 << 
701                              <0x43000000 0x8 0 << 
702                 #interrupt-cells = <1>;           496                 #interrupt-cells = <1>;
703                 interrupt-map-mask = <0 0 0 7>    497                 interrupt-map-mask = <0 0 0 7>;
704                 interrupt-map = <0 0 0 1 &gic  !! 498                 interrupt-map = <0 0 0 1 &gic 0 0 0 136 4>,
705                                 <0 0 0 2 &gic  !! 499                                 <0 0 0 2 &gic 0 0 0 137 4>,
706                                 <0 0 0 3 &gic  !! 500                                 <0 0 0 3 &gic 0 0 0 138 4>,
707                                 <0 0 0 4 &gic  !! 501                                 <0 0 0 4 &gic 0 0 0 139 4>;
708                 msi-parent = <&v2m_0>;            502                 msi-parent = <&v2m_0>;
709                 status = "disabled";              503                 status = "disabled";
710                 iommu-map-mask = <0x0>; /* RC     504                 iommu-map-mask = <0x0>; /* RC has no means to output PCI RID */
711                 iommu-map = <0x0 &smmu_pcie 0x    505                 iommu-map = <0x0 &smmu_pcie 0x0 0x1>;
712         };                                        506         };
713                                                   507 
714         scpi {                                    508         scpi {
715                 compatible = "arm,scpi";          509                 compatible = "arm,scpi";
716                 mboxes = <&mailbox 1>;            510                 mboxes = <&mailbox 1>;
717                 shmem = <&cpu_scp_hpri>;          511                 shmem = <&cpu_scp_hpri>;
718                                                   512 
719                 clocks {                          513                 clocks {
720                         compatible = "arm,scpi    514                         compatible = "arm,scpi-clocks";
721                                                   515 
722                         scpi_dvfs: clocks-0 {     516                         scpi_dvfs: clocks-0 {
723                                 compatible = "    517                                 compatible = "arm,scpi-dvfs-clocks";
724                                 #clock-cells =    518                                 #clock-cells = <1>;
725                                 clock-indices     519                                 clock-indices = <0>, <1>, <2>;
726                                 clock-output-n    520                                 clock-output-names = "atlclk", "aplclk","gpuclk";
727                         };                        521                         };
728                         scpi_clk: clocks-1 {      522                         scpi_clk: clocks-1 {
729                                 compatible = "    523                                 compatible = "arm,scpi-variable-clocks";
730                                 #clock-cells =    524                                 #clock-cells = <1>;
731                                 clock-indices     525                                 clock-indices = <3>;
732                                 clock-output-n    526                                 clock-output-names = "pxlclk";
733                         };                        527                         };
734                 };                                528                 };
735                                                   529 
736                 scpi_devpd: power-controller {    530                 scpi_devpd: power-controller {
737                         compatible = "arm,scpi    531                         compatible = "arm,scpi-power-domains";
738                         num-domains = <2>;        532                         num-domains = <2>;
739                         #power-domain-cells =     533                         #power-domain-cells = <1>;
740                 };                                534                 };
741                                                   535 
742                 scpi_sensors0: sensors {          536                 scpi_sensors0: sensors {
743                         compatible = "arm,scpi    537                         compatible = "arm,scpi-sensors";
744                         #thermal-sensor-cells     538                         #thermal-sensor-cells = <1>;
745                 };                                539                 };
746         };                                        540         };
747                                                   541 
748         thermal-zones {                           542         thermal-zones {
749                 pmic-thermal {                 !! 543                 pmic {
750                         polling-delay = <1000>    544                         polling-delay = <1000>;
751                         polling-delay-passive     545                         polling-delay-passive = <100>;
752                         thermal-sensors = <&sc    546                         thermal-sensors = <&scpi_sensors0 0>;
753                         trips {                << 
754                                 pmic_crit0: tr << 
755                                         temper << 
756                                         hyster << 
757                                         type = << 
758                                 };             << 
759                         };                     << 
760                 };                                547                 };
761                                                   548 
762                 soc-thermal {                  !! 549                 soc {
763                         polling-delay = <1000>    550                         polling-delay = <1000>;
764                         polling-delay-passive     551                         polling-delay-passive = <100>;
765                         thermal-sensors = <&sc    552                         thermal-sensors = <&scpi_sensors0 3>;
766                         trips {                << 
767                                 soc_crit0: tri << 
768                                         temper << 
769                                         hyster << 
770                                         type = << 
771                                 };             << 
772                         };                     << 
773                 };                                553                 };
774                                                   554 
775                 big_cluster_thermal_zone: big- !! 555                 big_cluster_thermal_zone: big_cluster {
776                         polling-delay = <1000>    556                         polling-delay = <1000>;
777                         polling-delay-passive     557                         polling-delay-passive = <100>;
778                         thermal-sensors = <&sc    558                         thermal-sensors = <&scpi_sensors0 21>;
779                         status = "disabled";      559                         status = "disabled";
780                 };                                560                 };
781                                                   561 
782                 little_cluster_thermal_zone: l !! 562                 little_cluster_thermal_zone: little_cluster {
783                         polling-delay = <1000>    563                         polling-delay = <1000>;
784                         polling-delay-passive     564                         polling-delay-passive = <100>;
785                         thermal-sensors = <&sc    565                         thermal-sensors = <&scpi_sensors0 22>;
786                         status = "disabled";      566                         status = "disabled";
787                 };                                567                 };
788                                                   568 
789                 gpu0_thermal_zone: gpu0-therma !! 569                 gpu0_thermal_zone: gpu0 {
790                         polling-delay = <1000>    570                         polling-delay = <1000>;
791                         polling-delay-passive     571                         polling-delay-passive = <100>;
792                         thermal-sensors = <&sc    572                         thermal-sensors = <&scpi_sensors0 23>;
793                         status = "disabled";      573                         status = "disabled";
794                 };                                574                 };
795                                                   575 
796                 gpu1_thermal_zone: gpu1-therma !! 576                 gpu1_thermal_zone: gpu1 {
797                         polling-delay = <1000>    577                         polling-delay = <1000>;
798                         polling-delay-passive     578                         polling-delay-passive = <100>;
799                         thermal-sensors = <&sc    579                         thermal-sensors = <&scpi_sensors0 24>;
800                         status = "disabled";      580                         status = "disabled";
801                 };                                581                 };
802         };                                        582         };
803                                                   583 
804         smmu_dma: iommu@7fb00000 {                584         smmu_dma: iommu@7fb00000 {
805                 compatible = "arm,mmu-401", "a    585                 compatible = "arm,mmu-401", "arm,smmu-v1";
806                 reg = <0x0 0x7fb00000 0x0 0x10    586                 reg = <0x0 0x7fb00000 0x0 0x10000>;
807                 interrupts = <GIC_SPI 95 IRQ_T    587                 interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>,
808                              <GIC_SPI 95 IRQ_T    588                              <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
809                 #iommu-cells = <1>;               589                 #iommu-cells = <1>;
810                 #global-interrupts = <1>;         590                 #global-interrupts = <1>;
811                 dma-coherent;                     591                 dma-coherent;
                                                   >> 592                 status = "disabled";
812         };                                        593         };
813                                                   594 
814         smmu_hdlcd1: iommu@7fb10000 {             595         smmu_hdlcd1: iommu@7fb10000 {
815                 compatible = "arm,mmu-401", "a    596                 compatible = "arm,mmu-401", "arm,smmu-v1";
816                 reg = <0x0 0x7fb10000 0x0 0x10    597                 reg = <0x0 0x7fb10000 0x0 0x10000>;
817                 interrupts = <GIC_SPI 99 IRQ_T    598                 interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
818                              <GIC_SPI 99 IRQ_T    599                              <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>;
819                 #iommu-cells = <1>;               600                 #iommu-cells = <1>;
820                 #global-interrupts = <1>;         601                 #global-interrupts = <1>;
821         };                                        602         };
822                                                   603 
823         smmu_hdlcd0: iommu@7fb20000 {             604         smmu_hdlcd0: iommu@7fb20000 {
824                 compatible = "arm,mmu-401", "a    605                 compatible = "arm,mmu-401", "arm,smmu-v1";
825                 reg = <0x0 0x7fb20000 0x0 0x10    606                 reg = <0x0 0x7fb20000 0x0 0x10000>;
826                 interrupts = <GIC_SPI 97 IRQ_T    607                 interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
827                              <GIC_SPI 97 IRQ_T    608                              <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
828                 #iommu-cells = <1>;               609                 #iommu-cells = <1>;
829                 #global-interrupts = <1>;         610                 #global-interrupts = <1>;
830         };                                        611         };
831                                                   612 
832         smmu_usb: iommu@7fb30000 {                613         smmu_usb: iommu@7fb30000 {
833                 compatible = "arm,mmu-401", "a    614                 compatible = "arm,mmu-401", "arm,smmu-v1";
834                 reg = <0x0 0x7fb30000 0x0 0x10    615                 reg = <0x0 0x7fb30000 0x0 0x10000>;
835                 interrupts = <GIC_SPI 101 IRQ_    616                 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
836                              <GIC_SPI 101 IRQ_    617                              <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
837                 #iommu-cells = <1>;               618                 #iommu-cells = <1>;
838                 #global-interrupts = <1>;         619                 #global-interrupts = <1>;
839                 dma-coherent;                     620                 dma-coherent;
840         };                                        621         };
841                                                   622 
842         dma-controller@7ff00000 {              !! 623         dma@7ff00000 {
843                 compatible = "arm,pl330", "arm    624                 compatible = "arm,pl330", "arm,primecell";
844                 reg = <0x0 0x7ff00000 0 0x1000    625                 reg = <0x0 0x7ff00000 0 0x1000>;
845                 #dma-cells = <1>;                 626                 #dma-cells = <1>;
                                                   >> 627                 #dma-channels = <8>;
                                                   >> 628                 #dma-requests = <32>;
846                 interrupts = <GIC_SPI 88 IRQ_T    629                 interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>,
847                              <GIC_SPI 89 IRQ_T    630                              <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
848                              <GIC_SPI 90 IRQ_T    631                              <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>,
849                              <GIC_SPI 91 IRQ_T    632                              <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>,
850                              <GIC_SPI 92 IRQ_T    633                              <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>,
851                              <GIC_SPI 108 IRQ_    634                              <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
852                              <GIC_SPI 109 IRQ_    635                              <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
853                              <GIC_SPI 110 IRQ_    636                              <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
854                              <GIC_SPI 111 IRQ_    637                              <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
855                 iommus = <&smmu_dma 0>,           638                 iommus = <&smmu_dma 0>,
856                          <&smmu_dma 1>,           639                          <&smmu_dma 1>,
857                          <&smmu_dma 2>,           640                          <&smmu_dma 2>,
858                          <&smmu_dma 3>,           641                          <&smmu_dma 3>,
859                          <&smmu_dma 4>,           642                          <&smmu_dma 4>,
860                          <&smmu_dma 5>,           643                          <&smmu_dma 5>,
861                          <&smmu_dma 6>,           644                          <&smmu_dma 6>,
862                          <&smmu_dma 7>,           645                          <&smmu_dma 7>,
863                          <&smmu_dma 8>;           646                          <&smmu_dma 8>;
864                 clocks = <&soc_faxiclk>;          647                 clocks = <&soc_faxiclk>;
865                 clock-names = "apb_pclk";         648                 clock-names = "apb_pclk";
866         };                                        649         };
867                                                   650 
868         hdlcd@7ff50000 {                          651         hdlcd@7ff50000 {
869                 compatible = "arm,hdlcd";         652                 compatible = "arm,hdlcd";
870                 reg = <0 0x7ff50000 0 0x1000>;    653                 reg = <0 0x7ff50000 0 0x1000>;
871                 interrupts = <GIC_SPI 93 IRQ_T    654                 interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
872                 iommus = <&smmu_hdlcd1 0>;        655                 iommus = <&smmu_hdlcd1 0>;
873                 clocks = <&scpi_clk 3>;           656                 clocks = <&scpi_clk 3>;
874                 clock-names = "pxlclk";           657                 clock-names = "pxlclk";
875                                                   658 
876                 port {                            659                 port {
877                         hdlcd1_output: endpoin !! 660                         hdlcd1_output: hdlcd1-endpoint {
878                                 remote-endpoin    661                                 remote-endpoint = <&tda998x_1_input>;
879                         };                        662                         };
880                 };                                663                 };
881         };                                        664         };
882                                                   665 
883         hdlcd@7ff60000 {                          666         hdlcd@7ff60000 {
884                 compatible = "arm,hdlcd";         667                 compatible = "arm,hdlcd";
885                 reg = <0 0x7ff60000 0 0x1000>;    668                 reg = <0 0x7ff60000 0 0x1000>;
886                 interrupts = <GIC_SPI 85 IRQ_T    669                 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
887                 iommus = <&smmu_hdlcd0 0>;        670                 iommus = <&smmu_hdlcd0 0>;
888                 clocks = <&scpi_clk 3>;           671                 clocks = <&scpi_clk 3>;
889                 clock-names = "pxlclk";           672                 clock-names = "pxlclk";
890                                                   673 
891                 port {                            674                 port {
892                         hdlcd0_output: endpoin !! 675                         hdlcd0_output: hdlcd0-endpoint {
893                                 remote-endpoin    676                                 remote-endpoint = <&tda998x_0_input>;
894                         };                        677                         };
895                 };                                678                 };
896         };                                        679         };
897                                                   680 
898         soc_uart0: serial@7ff80000 {           !! 681         soc_uart0: uart@7ff80000 {
899                 compatible = "arm,pl011", "arm    682                 compatible = "arm,pl011", "arm,primecell";
900                 reg = <0x0 0x7ff80000 0x0 0x10    683                 reg = <0x0 0x7ff80000 0x0 0x1000>;
901                 interrupts = <GIC_SPI 83 IRQ_T    684                 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
902                 clocks = <&soc_uartclk>, <&soc    685                 clocks = <&soc_uartclk>, <&soc_refclk100mhz>;
903                 clock-names = "uartclk", "apb_    686                 clock-names = "uartclk", "apb_pclk";
904         };                                        687         };
905                                                   688 
906         i2c@7ffa0000 {                            689         i2c@7ffa0000 {
907                 compatible = "snps,designware-    690                 compatible = "snps,designware-i2c";
908                 reg = <0x0 0x7ffa0000 0x0 0x10    691                 reg = <0x0 0x7ffa0000 0x0 0x1000>;
909                 #address-cells = <1>;             692                 #address-cells = <1>;
910                 #size-cells = <0>;                693                 #size-cells = <0>;
911                 interrupts = <GIC_SPI 104 IRQ_    694                 interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
912                 clock-frequency = <400000>;       695                 clock-frequency = <400000>;
913                 i2c-sda-hold-time-ns = <500>;     696                 i2c-sda-hold-time-ns = <500>;
914                 clocks = <&soc_smc50mhz>;         697                 clocks = <&soc_smc50mhz>;
915                                                   698 
916                 hdmi-transmitter@70 {             699                 hdmi-transmitter@70 {
917                         compatible = "nxp,tda9    700                         compatible = "nxp,tda998x";
918                         reg = <0x70>;             701                         reg = <0x70>;
919                         port {                    702                         port {
920                                 tda998x_0_inpu !! 703                                 tda998x_0_input: tda998x-0-endpoint {
921                                         remote    704                                         remote-endpoint = <&hdlcd0_output>;
922                                 };                705                                 };
923                         };                        706                         };
924                 };                                707                 };
925                                                   708 
926                 hdmi-transmitter@71 {             709                 hdmi-transmitter@71 {
927                         compatible = "nxp,tda9    710                         compatible = "nxp,tda998x";
928                         reg = <0x71>;             711                         reg = <0x71>;
929                         port {                    712                         port {
930                                 tda998x_1_inpu !! 713                                 tda998x_1_input: tda998x-1-endpoint {
931                                         remote    714                                         remote-endpoint = <&hdlcd1_output>;
932                                 };                715                                 };
933                         };                        716                         };
934                 };                                717                 };
935         };                                        718         };
936                                                   719 
937         usb@7ffb0000 {                         !! 720         ohci@7ffb0000 {
938                 compatible = "generic-ohci";      721                 compatible = "generic-ohci";
939                 reg = <0x0 0x7ffb0000 0x0 0x10    722                 reg = <0x0 0x7ffb0000 0x0 0x10000>;
940                 interrupts = <GIC_SPI 116 IRQ_    723                 interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
941                 iommus = <&smmu_usb 0>;           724                 iommus = <&smmu_usb 0>;
942                 clocks = <&soc_usb48mhz>;         725                 clocks = <&soc_usb48mhz>;
943         };                                        726         };
944                                                   727 
945         usb@7ffc0000 {                         !! 728         ehci@7ffc0000 {
946                 compatible = "generic-ehci";      729                 compatible = "generic-ehci";
947                 reg = <0x0 0x7ffc0000 0x0 0x10    730                 reg = <0x0 0x7ffc0000 0x0 0x10000>;
948                 interrupts = <GIC_SPI 117 IRQ_    731                 interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
949                 iommus = <&smmu_usb 0>;           732                 iommus = <&smmu_usb 0>;
950                 clocks = <&soc_usb48mhz>;         733                 clocks = <&soc_usb48mhz>;
951         };                                        734         };
952                                                   735 
953         memory-controller@7ffd0000 {              736         memory-controller@7ffd0000 {
954                 compatible = "arm,pl354", "arm    737                 compatible = "arm,pl354", "arm,primecell";
955                 reg = <0 0x7ffd0000 0 0x1000>;    738                 reg = <0 0x7ffd0000 0 0x1000>;
956                 interrupts = <GIC_SPI 86 IRQ_T    739                 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>,
957                              <GIC_SPI 87 IRQ_T    740                              <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
958                 clocks = <&soc_smc50mhz>;         741                 clocks = <&soc_smc50mhz>;
959                 clock-names = "apb_pclk";         742                 clock-names = "apb_pclk";
960         };                                        743         };
961                                                   744 
962         memory@80000000 {                         745         memory@80000000 {
963                 device_type = "memory";           746                 device_type = "memory";
964                 /* last 16MB of the first memo    747                 /* last 16MB of the first memory area is reserved for secure world use by firmware */
965                 reg = <0x00000000 0x80000000 0    748                 reg = <0x00000000 0x80000000 0x0 0x7f000000>,
966                       <0x00000008 0x80000000 0    749                       <0x00000008 0x80000000 0x1 0x80000000>;
967         };                                        750         };
968                                                   751 
969         bus@8000000 {                          !! 752         smb@8000000 {
                                                   >> 753                 compatible = "simple-bus";
                                                   >> 754                 #address-cells = <2>;
                                                   >> 755                 #size-cells = <1>;
                                                   >> 756                 ranges = <0 0 0 0x08000000 0x04000000>,
                                                   >> 757                          <1 0 0 0x14000000 0x04000000>,
                                                   >> 758                          <2 0 0 0x18000000 0x04000000>,
                                                   >> 759                          <3 0 0 0x1c000000 0x04000000>,
                                                   >> 760                          <4 0 0 0x0c000000 0x04000000>,
                                                   >> 761                          <5 0 0 0x10000000 0x04000000>;
                                                   >> 762 
970                 #interrupt-cells = <1>;           763                 #interrupt-cells = <1>;
971                 interrupt-map-mask = <0 0 15>;    764                 interrupt-map-mask = <0 0 15>;
972                 interrupt-map = <0 0  0 &gic 0 !! 765                 interrupt-map = <0 0  0 &gic 0 0 0  68 IRQ_TYPE_LEVEL_HIGH>,
973                                 <0 0  1 &gic 0 !! 766                                 <0 0  1 &gic 0 0 0  69 IRQ_TYPE_LEVEL_HIGH>,
974                                 <0 0  2 &gic 0 !! 767                                 <0 0  2 &gic 0 0 0  70 IRQ_TYPE_LEVEL_HIGH>,
975                                 <0 0  3 &gic 0 !! 768                                 <0 0  3 &gic 0 0 0 160 IRQ_TYPE_LEVEL_HIGH>,
976                                 <0 0  4 &gic 0 !! 769                                 <0 0  4 &gic 0 0 0 161 IRQ_TYPE_LEVEL_HIGH>,
977                                 <0 0  5 &gic 0 !! 770                                 <0 0  5 &gic 0 0 0 162 IRQ_TYPE_LEVEL_HIGH>,
978                                 <0 0  6 &gic 0 !! 771                                 <0 0  6 &gic 0 0 0 163 IRQ_TYPE_LEVEL_HIGH>,
979                                 <0 0  7 &gic 0 !! 772                                 <0 0  7 &gic 0 0 0 164 IRQ_TYPE_LEVEL_HIGH>,
980                                 <0 0  8 &gic 0 !! 773                                 <0 0  8 &gic 0 0 0 165 IRQ_TYPE_LEVEL_HIGH>,
981                                 <0 0  9 &gic 0 !! 774                                 <0 0  9 &gic 0 0 0 166 IRQ_TYPE_LEVEL_HIGH>,
982                                 <0 0 10 &gic 0 !! 775                                 <0 0 10 &gic 0 0 0 167 IRQ_TYPE_LEVEL_HIGH>,
983                                 <0 0 11 &gic 0 !! 776                                 <0 0 11 &gic 0 0 0 168 IRQ_TYPE_LEVEL_HIGH>,
984                                 <0 0 12 &gic 0 !! 777                                 <0 0 12 &gic 0 0 0 169 IRQ_TYPE_LEVEL_HIGH>;
                                                   >> 778 
                                                   >> 779                 /include/ "juno-motherboard.dtsi"
985         };                                        780         };
986                                                   781 
987         site2: tlx-bus@60000000 {              !! 782         site2: tlx@60000000 {
988                 compatible = "simple-bus";        783                 compatible = "simple-bus";
989                 #address-cells = <1>;             784                 #address-cells = <1>;
990                 #size-cells = <1>;                785                 #size-cells = <1>;
991                 ranges = <0 0 0x60000000 0x100    786                 ranges = <0 0 0x60000000 0x10000000>;
992                 #interrupt-cells = <1>;           787                 #interrupt-cells = <1>;
993                 interrupt-map-mask = <0 0>;       788                 interrupt-map-mask = <0 0>;
994                 interrupt-map = <0 0 &gic 0 GI !! 789                 interrupt-map = <0 0 &gic 0 0 0 168 IRQ_TYPE_LEVEL_HIGH>;
995         };                                        790         };
996 };                                                791 };
                                                      

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php