~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/scripts/dtc/include-prefixes/arm64/freescale/fsl-ls1043a.dtsi

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /scripts/dtc/include-prefixes/arm64/freescale/fsl-ls1043a.dtsi (Version linux-6.12-rc7) and /scripts/dtc/include-prefixes/arm64/freescale/fsl-ls1043a.dtsi (Version linux-4.19.323)


  1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)       1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
  2 /*                                                  2 /*
  3  * Device Tree Include file for NXP Layerscape !!   3  * Device Tree Include file for Freescale Layerscape-1043A family SoC.
  4  *                                                  4  *
  5  * Copyright 2014-2015 Freescale Semiconductor      5  * Copyright 2014-2015 Freescale Semiconductor, Inc.
  6  * Copyright 2018, 2020 NXP                    << 
  7  *                                                  6  *
  8  * Mingkai Hu <Mingkai.hu@freescale.com>             7  * Mingkai Hu <Mingkai.hu@freescale.com>
  9  */                                                 8  */
 10                                                     9 
 11 #include <dt-bindings/clock/fsl,qoriq-clockgen << 
 12 #include <dt-bindings/thermal/thermal.h>           10 #include <dt-bindings/thermal/thermal.h>
 13 #include <dt-bindings/interrupt-controller/arm     11 #include <dt-bindings/interrupt-controller/arm-gic.h>
 14 #include <dt-bindings/gpio/gpio.h>             << 
 15                                                    12 
 16 / {                                                13 / {
 17         compatible = "fsl,ls1043a";                14         compatible = "fsl,ls1043a";
 18         interrupt-parent = <&gic>;                 15         interrupt-parent = <&gic>;
 19         #address-cells = <2>;                      16         #address-cells = <2>;
 20         #size-cells = <2>;                         17         #size-cells = <2>;
 21                                                    18 
 22         aliases {                                  19         aliases {
 23                 crypto = &crypto;              << 
 24                 fman0 = &fman0;                    20                 fman0 = &fman0;
 25                 ethernet0 = &enet0;                21                 ethernet0 = &enet0;
 26                 ethernet1 = &enet1;                22                 ethernet1 = &enet1;
 27                 ethernet2 = &enet2;                23                 ethernet2 = &enet2;
 28                 ethernet3 = &enet3;                24                 ethernet3 = &enet3;
 29                 ethernet4 = &enet4;                25                 ethernet4 = &enet4;
 30                 ethernet5 = &enet5;                26                 ethernet5 = &enet5;
 31                 ethernet6 = &enet6;                27                 ethernet6 = &enet6;
 32                 rtc1 = &ftm_alarm0;            << 
 33         };                                         28         };
 34                                                    29 
 35         cpus {                                     30         cpus {
 36                 #address-cells = <1>;              31                 #address-cells = <1>;
 37                 #size-cells = <0>;                 32                 #size-cells = <0>;
 38                                                    33 
 39                 /*                                 34                 /*
 40                  * We expect the enable-method     35                  * We expect the enable-method for cpu's to be "psci", but this
 41                  * is dependent on the SoC FW,     36                  * is dependent on the SoC FW, which will fill this in.
 42                  *                                 37                  *
 43                  * Currently supported enable-     38                  * Currently supported enable-method is psci v0.2
 44                  */                                39                  */
 45                 cpu0: cpu@0 {                      40                 cpu0: cpu@0 {
 46                         device_type = "cpu";       41                         device_type = "cpu";
 47                         compatible = "arm,cort     42                         compatible = "arm,cortex-a53";
 48                         reg = <0x0>;               43                         reg = <0x0>;
 49                         clocks = <&clockgen QO !!  44                         clocks = <&clockgen 1 0>;
 50                         next-level-cache = <&l     45                         next-level-cache = <&l2>;
 51                         cpu-idle-states = <&CP     46                         cpu-idle-states = <&CPU_PH20>;
 52                         #cooling-cells = <2>;      47                         #cooling-cells = <2>;
 53                 };                                 48                 };
 54                                                    49 
 55                 cpu1: cpu@1 {                      50                 cpu1: cpu@1 {
 56                         device_type = "cpu";       51                         device_type = "cpu";
 57                         compatible = "arm,cort     52                         compatible = "arm,cortex-a53";
 58                         reg = <0x1>;               53                         reg = <0x1>;
 59                         clocks = <&clockgen QO !!  54                         clocks = <&clockgen 1 0>;
 60                         next-level-cache = <&l     55                         next-level-cache = <&l2>;
 61                         cpu-idle-states = <&CP     56                         cpu-idle-states = <&CPU_PH20>;
 62                         #cooling-cells = <2>;      57                         #cooling-cells = <2>;
 63                 };                                 58                 };
 64                                                    59 
 65                 cpu2: cpu@2 {                      60                 cpu2: cpu@2 {
 66                         device_type = "cpu";       61                         device_type = "cpu";
 67                         compatible = "arm,cort     62                         compatible = "arm,cortex-a53";
 68                         reg = <0x2>;               63                         reg = <0x2>;
 69                         clocks = <&clockgen QO !!  64                         clocks = <&clockgen 1 0>;
 70                         next-level-cache = <&l     65                         next-level-cache = <&l2>;
 71                         cpu-idle-states = <&CP     66                         cpu-idle-states = <&CPU_PH20>;
 72                         #cooling-cells = <2>;      67                         #cooling-cells = <2>;
 73                 };                                 68                 };
 74                                                    69 
 75                 cpu3: cpu@3 {                      70                 cpu3: cpu@3 {
 76                         device_type = "cpu";       71                         device_type = "cpu";
 77                         compatible = "arm,cort     72                         compatible = "arm,cortex-a53";
 78                         reg = <0x3>;               73                         reg = <0x3>;
 79                         clocks = <&clockgen QO !!  74                         clocks = <&clockgen 1 0>;
 80                         next-level-cache = <&l     75                         next-level-cache = <&l2>;
 81                         cpu-idle-states = <&CP     76                         cpu-idle-states = <&CPU_PH20>;
 82                         #cooling-cells = <2>;      77                         #cooling-cells = <2>;
 83                 };                                 78                 };
 84                                                    79 
 85                 l2: l2-cache {                     80                 l2: l2-cache {
 86                         compatible = "cache";      81                         compatible = "cache";
 87                         cache-level = <2>;     << 
 88                         cache-unified;         << 
 89                 };                                 82                 };
 90         };                                         83         };
 91                                                    84 
 92         idle-states {                              85         idle-states {
 93                 /*                                 86                 /*
 94                  * PSCI node is not added defa     87                  * PSCI node is not added default, U-boot will add missing
 95                  * parts if it determines to u     88                  * parts if it determines to use PSCI.
 96                  */                                89                  */
 97                 entry-method = "psci";             90                 entry-method = "psci";
 98                                                    91 
 99                 CPU_PH20: cpu-ph20 {               92                 CPU_PH20: cpu-ph20 {
100                         compatible = "arm,idle     93                         compatible = "arm,idle-state";
101                         idle-state-name = "PH2     94                         idle-state-name = "PH20";
102                         arm,psci-suspend-param     95                         arm,psci-suspend-param = <0x0>;
103                         entry-latency-us = <10     96                         entry-latency-us = <1000>;
104                         exit-latency-us = <100     97                         exit-latency-us = <1000>;
105                         min-residency-us = <30     98                         min-residency-us = <3000>;
106                 };                                 99                 };
107         };                                        100         };
108                                                   101 
109         memory@80000000 {                         102         memory@80000000 {
110                 device_type = "memory";           103                 device_type = "memory";
111                 reg = <0x0 0x80000000 0 0x8000    104                 reg = <0x0 0x80000000 0 0x80000000>;
112                       /* DRAM space 1, size: 2    105                       /* DRAM space 1, size: 2GiB DRAM */
113         };                                        106         };
114                                                   107 
115         reserved-memory {                         108         reserved-memory {
116                 #address-cells = <2>;             109                 #address-cells = <2>;
117                 #size-cells = <2>;                110                 #size-cells = <2>;
118                 ranges;                           111                 ranges;
119                                                   112 
120                 bman_fbpr: bman-fbpr {            113                 bman_fbpr: bman-fbpr {
121                         compatible = "shared-d    114                         compatible = "shared-dma-pool";
122                         size = <0 0x1000000>;     115                         size = <0 0x1000000>;
123                         alignment = <0 0x10000    116                         alignment = <0 0x1000000>;
124                         no-map;                   117                         no-map;
125                 };                                118                 };
126                                                   119 
127                 qman_fqd: qman-fqd {              120                 qman_fqd: qman-fqd {
128                         compatible = "shared-d    121                         compatible = "shared-dma-pool";
129                         size = <0 0x400000>;      122                         size = <0 0x400000>;
130                         alignment = <0 0x40000    123                         alignment = <0 0x400000>;
131                         no-map;                   124                         no-map;
132                 };                                125                 };
133                                                   126 
134                 qman_pfdr: qman-pfdr {            127                 qman_pfdr: qman-pfdr {
135                         compatible = "shared-d    128                         compatible = "shared-dma-pool";
136                         size = <0 0x2000000>;     129                         size = <0 0x2000000>;
137                         alignment = <0 0x20000    130                         alignment = <0 0x2000000>;
138                         no-map;                   131                         no-map;
139                 };                                132                 };
140         };                                        133         };
141                                                   134 
142         sysclk: sysclk {                          135         sysclk: sysclk {
143                 compatible = "fixed-clock";       136                 compatible = "fixed-clock";
144                 #clock-cells = <0>;               137                 #clock-cells = <0>;
145                 clock-frequency = <100000000>;    138                 clock-frequency = <100000000>;
146                 clock-output-names = "sysclk";    139                 clock-output-names = "sysclk";
147         };                                        140         };
148                                                   141 
149         reboot {                                  142         reboot {
150                 compatible = "syscon-reboot";  !! 143                 compatible ="syscon-reboot";
151                 regmap = <&dcfg>;                 144                 regmap = <&dcfg>;
152                 offset = <0xb0>;                  145                 offset = <0xb0>;
153                 mask = <0x02>;                    146                 mask = <0x02>;
154         };                                        147         };
155                                                   148 
156         thermal-zones {                           149         thermal-zones {
157                 ddr-thermal {                  !! 150                 cpu_thermal: cpu-thermal {
158                         polling-delay-passive     151                         polling-delay-passive = <1000>;
159                         polling-delay = <5000>    152                         polling-delay = <5000>;
160                         thermal-sensors = <&tm << 
161                                                   153 
162                         trips {                << 
163                                 ddr-ctrler-ale << 
164                                         temper << 
165                                         hyster << 
166                                         type = << 
167                                 };             << 
168                                                << 
169                                 ddr-ctrler-cri << 
170                                         temper << 
171                                         hyster << 
172                                         type = << 
173                                 };             << 
174                         };                     << 
175                 };                             << 
176                                                << 
177                 serdes-thermal {               << 
178                         polling-delay-passive  << 
179                         polling-delay = <5000> << 
180                         thermal-sensors = <&tm << 
181                                                << 
182                         trips {                << 
183                                 serdes-alert { << 
184                                         temper << 
185                                         hyster << 
186                                         type = << 
187                                 };             << 
188                                                << 
189                                 serdes-crit {  << 
190                                         temper << 
191                                         hyster << 
192                                         type = << 
193                                 };             << 
194                         };                     << 
195                 };                             << 
196                                                << 
197                 fman-thermal {                 << 
198                         polling-delay-passive  << 
199                         polling-delay = <5000> << 
200                         thermal-sensors = <&tm << 
201                                                << 
202                         trips {                << 
203                                 fman-alert {   << 
204                                         temper << 
205                                         hyster << 
206                                         type = << 
207                                 };             << 
208                                                << 
209                                 fman-crit {    << 
210                                         temper << 
211                                         hyster << 
212                                         type = << 
213                                 };             << 
214                         };                     << 
215                 };                             << 
216                                                << 
217                 cluster-thermal {              << 
218                         polling-delay-passive  << 
219                         polling-delay = <5000> << 
220                         thermal-sensors = <&tm    154                         thermal-sensors = <&tmu 3>;
221                                                   155 
222                         trips {                   156                         trips {
223                                 core_cluster_a !! 157                                 cpu_alert: cpu-alert {
224                                         temper    158                                         temperature = <85000>;
225                                         hyster    159                                         hysteresis = <2000>;
226                                         type =    160                                         type = "passive";
227                                 };                161                                 };
228                                                !! 162                                 cpu_crit: cpu-crit {
229                                 core_cluster_c << 
230                                         temper    163                                         temperature = <95000>;
231                                         hyster    164                                         hysteresis = <2000>;
232                                         type =    165                                         type = "critical";
233                                 };                166                                 };
234                         };                        167                         };
235                                                   168 
236                         cooling-maps {            169                         cooling-maps {
237                                 map0 {            170                                 map0 {
238                                         trip = !! 171                                         trip = <&cpu_alert>;
239                                         coolin    172                                         cooling-device =
240                                                !! 173                                                 <&cpu0 THERMAL_NO_LIMIT
241                                                !! 174                                                 THERMAL_NO_LIMIT>;
242                                                << 
243                                                << 
244                                 };             << 
245                         };                     << 
246                 };                             << 
247                                                << 
248                 sec-thermal {                  << 
249                         polling-delay-passive  << 
250                         polling-delay = <5000> << 
251                         thermal-sensors = <&tm << 
252                                                << 
253                         trips {                << 
254                                 sec-alert {    << 
255                                         temper << 
256                                         hyster << 
257                                         type = << 
258                                 };             << 
259                                                << 
260                                 sec-crit {     << 
261                                         temper << 
262                                         hyster << 
263                                         type = << 
264                                 };                175                                 };
265                         };                        176                         };
266                 };                                177                 };
267         };                                        178         };
268                                                   179 
269         timer {                                   180         timer {
270                 compatible = "arm,armv8-timer"    181                 compatible = "arm,armv8-timer";
271                 interrupts = <GIC_PPI 13 (GIC_ !! 182                 interrupts = <1 13 0xf08>, /* Physical Secure PPI */
272                              <GIC_PPI 14 (GIC_ !! 183                              <1 14 0xf08>, /* Physical Non-Secure PPI */
273                              <GIC_PPI 11 (GIC_ !! 184                              <1 11 0xf08>, /* Virtual PPI */
274                              <GIC_PPI 10 (GIC_ !! 185                              <1 10 0xf08>; /* Hypervisor PPI */
275                 fsl,erratum-a008585;              186                 fsl,erratum-a008585;
276         };                                        187         };
277                                                   188 
278         pmu {                                     189         pmu {
279                 compatible = "arm,cortex-a53-p !! 190                 compatible = "arm,armv8-pmuv3";
280                 interrupts = <GIC_SPI 106 IRQ_ !! 191                 interrupts = <0 106 0x4>,
281                              <GIC_SPI 107 IRQ_ !! 192                              <0 107 0x4>,
282                              <GIC_SPI 95 IRQ_T !! 193                              <0 95 0x4>,
283                              <GIC_SPI 97 IRQ_T !! 194                              <0 97 0x4>;
284                 interrupt-affinity = <&cpu0>,     195                 interrupt-affinity = <&cpu0>,
285                                      <&cpu1>,     196                                      <&cpu1>,
286                                      <&cpu2>,     197                                      <&cpu2>,
287                                      <&cpu3>;     198                                      <&cpu3>;
288         };                                        199         };
289                                                   200 
290         gic: interrupt-controller@1400000 {       201         gic: interrupt-controller@1400000 {
291                 compatible = "arm,gic-400";       202                 compatible = "arm,gic-400";
292                 #interrupt-cells = <3>;           203                 #interrupt-cells = <3>;
293                 interrupt-controller;             204                 interrupt-controller;
294                 reg = <0x0 0x1401000 0 0x1000>    205                 reg = <0x0 0x1401000 0 0x1000>, /* GICD */
295                       <0x0 0x1402000 0 0x2000>    206                       <0x0 0x1402000 0 0x2000>, /* GICC */
296                       <0x0 0x1404000 0 0x2000>    207                       <0x0 0x1404000 0 0x2000>, /* GICH */
297                       <0x0 0x1406000 0 0x2000>    208                       <0x0 0x1406000 0 0x2000>; /* GICV */
298                 interrupts = <GIC_PPI 9 (GIC_C !! 209                 interrupts = <1 9 0xf08>;
299         };                                        210         };
300                                                   211 
301         soc: soc {                                212         soc: soc {
302                 compatible = "simple-bus";        213                 compatible = "simple-bus";
303                 #address-cells = <2>;             214                 #address-cells = <2>;
304                 #size-cells = <2>;                215                 #size-cells = <2>;
305                 ranges;                           216                 ranges;
306                 dma-ranges = <0x0 0x0 0x0 0x0  << 
307                 dma-coherent;                  << 
308                                                   217 
309                 clockgen: clocking@1ee1000 {      218                 clockgen: clocking@1ee1000 {
310                         compatible = "fsl,ls10    219                         compatible = "fsl,ls1043a-clockgen";
311                         reg = <0x0 0x1ee1000 0    220                         reg = <0x0 0x1ee1000 0x0 0x1000>;
312                         #clock-cells = <2>;       221                         #clock-cells = <2>;
313                         clocks = <&sysclk>;       222                         clocks = <&sysclk>;
314                 };                                223                 };
315                                                   224 
316                 scfg: scfg@1570000 {              225                 scfg: scfg@1570000 {
317                         compatible = "fsl,ls10    226                         compatible = "fsl,ls1043a-scfg", "syscon";
318                         reg = <0x0 0x1570000 0    227                         reg = <0x0 0x1570000 0x0 0x10000>;
319                         big-endian;               228                         big-endian;
320                         #address-cells = <1>;  << 
321                         #size-cells = <1>;     << 
322                         ranges = <0x0 0x0 0x15 << 
323                                                << 
324                         extirq: interrupt-cont << 
325                                 compatible = " << 
326                                 #interrupt-cel << 
327                                 #address-cells << 
328                                 interrupt-cont << 
329                                 reg = <0x1ac 4 << 
330                                 interrupt-map  << 
331                                         <0 0 & << 
332                                         <1 0 & << 
333                                         <2 0 & << 
334                                         <3 0 & << 
335                                         <4 0 & << 
336                                         <5 0 & << 
337                                         <6 0 & << 
338                                         <7 0 & << 
339                                         <8 0 & << 
340                                         <9 0 & << 
341                                         <10 0  << 
342                                         <11 0  << 
343                                 interrupt-map- << 
344                         };                     << 
345                 };                                229                 };
346                                                   230 
347                 crypto: crypto@1700000 {          231                 crypto: crypto@1700000 {
348                         compatible = "fsl,sec-    232                         compatible = "fsl,sec-v5.4", "fsl,sec-v5.0",
349                                      "fsl,sec-    233                                      "fsl,sec-v4.0";
350                         fsl,sec-era = <3>;        234                         fsl,sec-era = <3>;
351                         #address-cells = <1>;     235                         #address-cells = <1>;
352                         #size-cells = <1>;        236                         #size-cells = <1>;
353                         ranges = <0x0 0x00 0x1    237                         ranges = <0x0 0x00 0x1700000 0x100000>;
354                         reg = <0x00 0x1700000     238                         reg = <0x00 0x1700000 0x0 0x100000>;
355                         interrupts = <GIC_SPI  !! 239                         interrupts = <0 75 0x4>;
356                         dma-coherent;             240                         dma-coherent;
357                                                   241 
358                         sec_jr0: jr@10000 {       242                         sec_jr0: jr@10000 {
359                                 compatible = "    243                                 compatible = "fsl,sec-v5.4-job-ring",
360                                              "    244                                              "fsl,sec-v5.0-job-ring",
361                                              "    245                                              "fsl,sec-v4.0-job-ring";
362                                 reg = <0x10000 !! 246                                 reg        = <0x10000 0x10000>;
363                                 interrupts = < !! 247                                 interrupts = <0 71 0x4>;
364                         };                        248                         };
365                                                   249 
366                         sec_jr1: jr@20000 {       250                         sec_jr1: jr@20000 {
367                                 compatible = "    251                                 compatible = "fsl,sec-v5.4-job-ring",
368                                              "    252                                              "fsl,sec-v5.0-job-ring",
369                                              "    253                                              "fsl,sec-v4.0-job-ring";
370                                 reg = <0x20000 !! 254                                 reg        = <0x20000 0x10000>;
371                                 interrupts = < !! 255                                 interrupts = <0 72 0x4>;
372                         };                        256                         };
373                                                   257 
374                         sec_jr2: jr@30000 {       258                         sec_jr2: jr@30000 {
375                                 compatible = "    259                                 compatible = "fsl,sec-v5.4-job-ring",
376                                              "    260                                              "fsl,sec-v5.0-job-ring",
377                                              "    261                                              "fsl,sec-v4.0-job-ring";
378                                 reg = <0x30000 !! 262                                 reg        = <0x30000 0x10000>;
379                                 interrupts = < !! 263                                 interrupts = <0 73 0x4>;
380                         };                        264                         };
381                                                   265 
382                         sec_jr3: jr@40000 {       266                         sec_jr3: jr@40000 {
383                                 compatible = "    267                                 compatible = "fsl,sec-v5.4-job-ring",
384                                              "    268                                              "fsl,sec-v5.0-job-ring",
385                                              "    269                                              "fsl,sec-v4.0-job-ring";
386                                 reg = <0x40000 !! 270                                 reg        = <0x40000 0x10000>;
387                                 interrupts = < !! 271                                 interrupts = <0 74 0x4>;
388                         };                        272                         };
389                 };                                273                 };
390                                                   274 
391                 sfp: efuse@1e80000 {           << 
392                         compatible = "fsl,ls10 << 
393                         reg = <0x0 0x1e80000 0 << 
394                         clocks = <&clockgen QO << 
395                                             QO << 
396                         clock-names = "sfp";   << 
397                 };                             << 
398                                                << 
399                 dcfg: dcfg@1ee0000 {              275                 dcfg: dcfg@1ee0000 {
400                         compatible = "fsl,ls10    276                         compatible = "fsl,ls1043a-dcfg", "syscon";
401                         reg = <0x0 0x1ee0000 0 !! 277                         reg = <0x0 0x1ee0000 0x0 0x10000>;
402                         big-endian;               278                         big-endian;
403                 };                                279                 };
404                                                   280 
405                 ifc: memory-controller@1530000 !! 281                 ifc: ifc@1530000 {
406                         compatible = "fsl,ifc" !! 282                         compatible = "fsl,ifc", "simple-bus";
407                         reg = <0x0 0x1530000 0    283                         reg = <0x0 0x1530000 0x0 0x10000>;
408                         interrupts = <GIC_SPI  !! 284                         big-endian;
                                                   >> 285                         interrupts = <0 43 0x4>;
409                 };                                286                 };
410                                                   287 
411                 qspi: spi@1550000 {               288                 qspi: spi@1550000 {
412                         compatible = "fsl,ls10    289                         compatible = "fsl,ls1043a-qspi", "fsl,ls1021a-qspi";
413                         #address-cells = <1>;     290                         #address-cells = <1>;
414                         #size-cells = <0>;        291                         #size-cells = <0>;
415                         reg = <0x0 0x1550000 0    292                         reg = <0x0 0x1550000 0x0 0x10000>,
416                                 <0x0 0x4000000    293                                 <0x0 0x40000000 0x0 0x4000000>;
417                         reg-names = "QuadSPI",    294                         reg-names = "QuadSPI", "QuadSPI-memory";
418                         interrupts = <GIC_SPI  !! 295                         interrupts = <0 99 0x4>;
419                         clock-names = "qspi_en    296                         clock-names = "qspi_en", "qspi";
420                         clocks = <&clockgen QO !! 297                         clocks = <&clockgen 4 0>, <&clockgen 4 0>;
421                                             QO !! 298                         big-endian;
422                                  <&clockgen QO << 
423                                             QO << 
424                         status = "disabled";      299                         status = "disabled";
425                 };                                300                 };
426                                                   301 
427                 esdhc: mmc@1560000 {           !! 302                 esdhc: esdhc@1560000 {
428                         compatible = "fsl,ls10    303                         compatible = "fsl,ls1043a-esdhc", "fsl,esdhc";
429                         reg = <0x0 0x1560000 0    304                         reg = <0x0 0x1560000 0x0 0x10000>;
430                         interrupts = <GIC_SPI  !! 305                         interrupts = <0 62 0x4>;
431                         clock-frequency = <0>;    306                         clock-frequency = <0>;
432                         voltage-ranges = <1800    307                         voltage-ranges = <1800 1800 3300 3300>;
433                         sdhci,auto-cmd12;         308                         sdhci,auto-cmd12;
                                                   >> 309                         big-endian;
434                         bus-width = <4>;          310                         bus-width = <4>;
435                 };                                311                 };
436                                                   312 
437                 ddr: memory-controller@1080000    313                 ddr: memory-controller@1080000 {
438                         compatible = "fsl,qori    314                         compatible = "fsl,qoriq-memory-controller";
439                         reg = <0x0 0x1080000 0    315                         reg = <0x0 0x1080000 0x0 0x1000>;
440                         interrupts = <GIC_SPI  !! 316                         interrupts = <0 144 0x4>;
                                                   >> 317                         big-endian;
441                 };                                318                 };
442                                                   319 
443                 tmu: tmu@1f00000 {                320                 tmu: tmu@1f00000 {
444                         compatible = "fsl,qori    321                         compatible = "fsl,qoriq-tmu";
445                         reg = <0x0 0x1f00000 0    322                         reg = <0x0 0x1f00000 0x0 0x10000>;
446                         interrupts = <GIC_SPI  !! 323                         interrupts = <0 33 0x4>;
447                         fsl,tmu-range = <0xb00 !! 324                         fsl,tmu-range = <0xb0000 0x9002a 0x6004c 0x30062>;
448                         fsl,tmu-calibration =  !! 325                         fsl,tmu-calibration = <0x00000000 0x00000026
449                                         <0x000 !! 326                                                0x00000001 0x0000002d
450                                         <0x000 !! 327                                                0x00000002 0x00000032
451                                         <0x000 !! 328                                                0x00000003 0x00000039
452                                         <0x000 !! 329                                                0x00000004 0x0000003f
453                                         <0x000 !! 330                                                0x00000005 0x00000046
454                                         <0x000 !! 331                                                0x00000006 0x0000004d
455                                         <0x000 !! 332                                                0x00000007 0x00000054
456                                         <0x000 !! 333                                                0x00000008 0x0000005a
457                                         <0x000 !! 334                                                0x00000009 0x00000061
458                                         <0x000 !! 335                                                0x0000000a 0x0000006a
459                                         <0x000 !! 336                                                0x0000000b 0x00000071
460                                         <0x000 !! 337 
461                                                !! 338                                                0x00010000 0x00000025
462                                         <0x000 !! 339                                                0x00010001 0x0000002c
463                                         <0x000 !! 340                                                0x00010002 0x00000035
464                                         <0x000 !! 341                                                0x00010003 0x0000003d
465                                         <0x000 !! 342                                                0x00010004 0x00000045
466                                         <0x000 !! 343                                                0x00010005 0x0000004e
467                                         <0x000 !! 344                                                0x00010006 0x00000057
468                                         <0x000 !! 345                                                0x00010007 0x00000061
469                                         <0x000 !! 346                                                0x00010008 0x0000006b
470                                         <0x000 !! 347                                                0x00010009 0x00000076
471                                         <0x000 !! 348 
472                                                !! 349                                                0x00020000 0x00000029
473                                         <0x000 !! 350                                                0x00020001 0x00000033
474                                         <0x000 !! 351                                                0x00020002 0x0000003d
475                                         <0x000 !! 352                                                0x00020003 0x00000049
476                                         <0x000 !! 353                                                0x00020004 0x00000056
477                                         <0x000 !! 354                                                0x00020005 0x00000061
478                                         <0x000 !! 355                                                0x00020006 0x0000006d
479                                         <0x000 !! 356 
480                                                !! 357                                                0x00030000 0x00000021
481                                         <0x000 !! 358                                                0x00030001 0x0000002a
482                                         <0x000 !! 359                                                0x00030002 0x0000003c
483                                         <0x000 !! 360                                                0x00030003 0x0000004e>;
484                                         <0x000 << 
485                                         <0x000 << 
486                                         <0x000 << 
487                                         <0x000 << 
488                                         <0x000 << 
489                         #thermal-sensor-cells     361                         #thermal-sensor-cells = <1>;
490                 };                                362                 };
491                                                   363 
492                 qman: qman@1880000 {              364                 qman: qman@1880000 {
493                         compatible = "fsl,qman    365                         compatible = "fsl,qman";
494                         reg = <0x0 0x1880000 0    366                         reg = <0x0 0x1880000 0x0 0x10000>;
495                         interrupts = <GIC_SPI     367                         interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
496                         memory-region = <&qman    368                         memory-region = <&qman_fqd &qman_pfdr>;
497                 };                                369                 };
498                                                   370 
499                 bman: bman@1890000 {              371                 bman: bman@1890000 {
500                         compatible = "fsl,bman    372                         compatible = "fsl,bman";
501                         reg = <0x0 0x1890000 0    373                         reg = <0x0 0x1890000 0x0 0x10000>;
502                         interrupts = <GIC_SPI     374                         interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
503                         memory-region = <&bman    375                         memory-region = <&bman_fbpr>;
504                 };                                376                 };
505                                                   377 
506                 bportals: bman-portals-bus@508 !! 378                 bportals: bman-portals@508000000 {
507                         ranges = <0x0 0x5 0x08    379                         ranges = <0x0 0x5 0x08000000 0x8000000>;
508                 };                                380                 };
509                                                   381 
510                 qportals: qman-portals-bus@500 !! 382                 qportals: qman-portals@500000000 {
511                         ranges = <0x0 0x5 0x00    383                         ranges = <0x0 0x5 0x00000000 0x8000000>;
512                 };                                384                 };
513                                                   385 
514                 dspi0: spi@2100000 {              386                 dspi0: spi@2100000 {
515                         compatible = "fsl,ls10    387                         compatible = "fsl,ls1043a-dspi", "fsl,ls1021a-v1.0-dspi";
516                         #address-cells = <1>;     388                         #address-cells = <1>;
517                         #size-cells = <0>;        389                         #size-cells = <0>;
518                         reg = <0x0 0x2100000 0    390                         reg = <0x0 0x2100000 0x0 0x10000>;
519                         interrupts = <GIC_SPI  !! 391                         interrupts = <0 64 0x4>;
                                                   >> 392                         clock-names = "dspi";
                                                   >> 393                         clocks = <&clockgen 4 0>;
                                                   >> 394                         spi-num-chipselects = <5>;
                                                   >> 395                         big-endian;
                                                   >> 396                         status = "disabled";
                                                   >> 397                 };
                                                   >> 398 
                                                   >> 399                 dspi1: spi@2110000 {
                                                   >> 400                         compatible = "fsl,ls1043a-dspi", "fsl,ls1021a-v1.0-dspi";
                                                   >> 401                         #address-cells = <1>;
                                                   >> 402                         #size-cells = <0>;
                                                   >> 403                         reg = <0x0 0x2110000 0x0 0x10000>;
                                                   >> 404                         interrupts = <0 65 0x4>;
520                         clock-names = "dspi";     405                         clock-names = "dspi";
521                         clocks = <&clockgen QO !! 406                         clocks = <&clockgen 4 0>;
522                                             QO << 
523                         spi-num-chipselects =     407                         spi-num-chipselects = <5>;
524                         big-endian;               408                         big-endian;
525                         status = "disabled";      409                         status = "disabled";
526                 };                                410                 };
527                                                   411 
528                 i2c0: i2c@2180000 {               412                 i2c0: i2c@2180000 {
529                         compatible = "fsl,ls10 !! 413                         compatible = "fsl,vf610-i2c";
530                         #address-cells = <1>;     414                         #address-cells = <1>;
531                         #size-cells = <0>;        415                         #size-cells = <0>;
532                         reg = <0x0 0x2180000 0    416                         reg = <0x0 0x2180000 0x0 0x10000>;
533                         interrupts = <GIC_SPI  !! 417                         interrupts = <0 56 0x4>;
534                         clock-names = "ipg";   !! 418                         clock-names = "i2c";
535                         clocks = <&clockgen QO !! 419                         clocks = <&clockgen 4 0>;
536                                             QO !! 420                         dmas = <&edma0 1 39>,
537                         dmas = <&edma0 1 38>,  !! 421                                <&edma0 1 38>;
538                                <&edma0 1 39>;  !! 422                         dma-names = "tx", "rx";
539                         dma-names = "rx", "tx" << 
540                         status = "disabled";      423                         status = "disabled";
541                 };                                424                 };
542                                                   425 
543                 i2c1: i2c@2190000 {               426                 i2c1: i2c@2190000 {
544                         compatible = "fsl,ls10 !! 427                         compatible = "fsl,vf610-i2c";
545                         #address-cells = <1>;     428                         #address-cells = <1>;
546                         #size-cells = <0>;        429                         #size-cells = <0>;
547                         reg = <0x0 0x2190000 0    430                         reg = <0x0 0x2190000 0x0 0x10000>;
548                         interrupts = <GIC_SPI  !! 431                         interrupts = <0 57 0x4>;
549                         clock-names = "ipg";   !! 432                         clock-names = "i2c";
550                         clocks = <&clockgen QO !! 433                         clocks = <&clockgen 4 0>;
551                                             QO << 
552                         scl-gpios = <&gpio4 2  << 
553                         status = "disabled";      434                         status = "disabled";
554                 };                                435                 };
555                                                   436 
556                 i2c2: i2c@21a0000 {               437                 i2c2: i2c@21a0000 {
557                         compatible = "fsl,ls10 !! 438                         compatible = "fsl,vf610-i2c";
558                         #address-cells = <1>;     439                         #address-cells = <1>;
559                         #size-cells = <0>;        440                         #size-cells = <0>;
560                         reg = <0x0 0x21a0000 0    441                         reg = <0x0 0x21a0000 0x0 0x10000>;
561                         interrupts = <GIC_SPI  !! 442                         interrupts = <0 58 0x4>;
562                         clock-names = "ipg";   !! 443                         clock-names = "i2c";
563                         clocks = <&clockgen QO !! 444                         clocks = <&clockgen 4 0>;
564                                             QO << 
565                         scl-gpios = <&gpio4 10 << 
566                         status = "disabled";      445                         status = "disabled";
567                 };                                446                 };
568                                                   447 
569                 i2c3: i2c@21b0000 {               448                 i2c3: i2c@21b0000 {
570                         compatible = "fsl,ls10 !! 449                         compatible = "fsl,vf610-i2c";
571                         #address-cells = <1>;     450                         #address-cells = <1>;
572                         #size-cells = <0>;        451                         #size-cells = <0>;
573                         reg = <0x0 0x21b0000 0    452                         reg = <0x0 0x21b0000 0x0 0x10000>;
574                         interrupts = <GIC_SPI  !! 453                         interrupts = <0 59 0x4>;
575                         clock-names = "ipg";   !! 454                         clock-names = "i2c";
576                         clocks = <&clockgen QO !! 455                         clocks = <&clockgen 4 0>;
577                                             QO << 
578                         scl-gpios = <&gpio4 12 << 
579                         status = "disabled";      456                         status = "disabled";
580                 };                                457                 };
581                                                   458 
582                 duart0: serial@21c0500 {          459                 duart0: serial@21c0500 {
583                         compatible = "fsl,ns16    460                         compatible = "fsl,ns16550", "ns16550a";
584                         reg = <0x00 0x21c0500     461                         reg = <0x00 0x21c0500 0x0 0x100>;
585                         interrupts = <GIC_SPI  !! 462                         interrupts = <0 54 0x4>;
586                         clocks = <&clockgen QO !! 463                         clocks = <&clockgen 4 0>;
587                                             QO << 
588                 };                                464                 };
589                                                   465 
590                 duart1: serial@21c0600 {          466                 duart1: serial@21c0600 {
591                         compatible = "fsl,ns16    467                         compatible = "fsl,ns16550", "ns16550a";
592                         reg = <0x00 0x21c0600     468                         reg = <0x00 0x21c0600 0x0 0x100>;
593                         interrupts = <GIC_SPI  !! 469                         interrupts = <0 54 0x4>;
594                         clocks = <&clockgen QO !! 470                         clocks = <&clockgen 4 0>;
595                                             QO << 
596                 };                                471                 };
597                                                   472 
598                 duart2: serial@21d0500 {          473                 duart2: serial@21d0500 {
599                         compatible = "fsl,ns16    474                         compatible = "fsl,ns16550", "ns16550a";
600                         reg = <0x0 0x21d0500 0    475                         reg = <0x0 0x21d0500 0x0 0x100>;
601                         interrupts = <GIC_SPI  !! 476                         interrupts = <0 55 0x4>;
602                         clocks = <&clockgen QO !! 477                         clocks = <&clockgen 4 0>;
603                                             QO << 
604                 };                                478                 };
605                                                   479 
606                 duart3: serial@21d0600 {          480                 duart3: serial@21d0600 {
607                         compatible = "fsl,ns16    481                         compatible = "fsl,ns16550", "ns16550a";
608                         reg = <0x0 0x21d0600 0    482                         reg = <0x0 0x21d0600 0x0 0x100>;
609                         interrupts = <GIC_SPI  !! 483                         interrupts = <0 55 0x4>;
610                         clocks = <&clockgen QO !! 484                         clocks = <&clockgen 4 0>;
611                                             QO << 
612                 };                                485                 };
613                                                   486 
614                 gpio1: gpio@2300000 {             487                 gpio1: gpio@2300000 {
615                         compatible = "fsl,ls10    488                         compatible = "fsl,ls1043a-gpio", "fsl,qoriq-gpio";
616                         reg = <0x0 0x2300000 0    489                         reg = <0x0 0x2300000 0x0 0x10000>;
617                         interrupts = <GIC_SPI  !! 490                         interrupts = <0 66 0x4>;
618                         gpio-controller;          491                         gpio-controller;
619                         #gpio-cells = <2>;        492                         #gpio-cells = <2>;
620                         interrupt-controller;     493                         interrupt-controller;
621                         #interrupt-cells = <2>    494                         #interrupt-cells = <2>;
622                 };                                495                 };
623                                                   496 
624                 gpio2: gpio@2310000 {             497                 gpio2: gpio@2310000 {
625                         compatible = "fsl,ls10    498                         compatible = "fsl,ls1043a-gpio", "fsl,qoriq-gpio";
626                         reg = <0x0 0x2310000 0    499                         reg = <0x0 0x2310000 0x0 0x10000>;
627                         interrupts = <GIC_SPI  !! 500                         interrupts = <0 67 0x4>;
628                         gpio-controller;          501                         gpio-controller;
629                         #gpio-cells = <2>;        502                         #gpio-cells = <2>;
630                         interrupt-controller;     503                         interrupt-controller;
631                         #interrupt-cells = <2>    504                         #interrupt-cells = <2>;
632                 };                                505                 };
633                                                   506 
634                 gpio3: gpio@2320000 {             507                 gpio3: gpio@2320000 {
635                         compatible = "fsl,ls10    508                         compatible = "fsl,ls1043a-gpio", "fsl,qoriq-gpio";
636                         reg = <0x0 0x2320000 0    509                         reg = <0x0 0x2320000 0x0 0x10000>;
637                         interrupts = <GIC_SPI  !! 510                         interrupts = <0 68 0x4>;
638                         gpio-controller;          511                         gpio-controller;
639                         #gpio-cells = <2>;        512                         #gpio-cells = <2>;
640                         interrupt-controller;     513                         interrupt-controller;
641                         #interrupt-cells = <2>    514                         #interrupt-cells = <2>;
642                 };                                515                 };
643                                                   516 
644                 gpio4: gpio@2330000 {             517                 gpio4: gpio@2330000 {
645                         compatible = "fsl,ls10    518                         compatible = "fsl,ls1043a-gpio", "fsl,qoriq-gpio";
646                         reg = <0x0 0x2330000 0    519                         reg = <0x0 0x2330000 0x0 0x10000>;
647                         interrupts = <GIC_SPI  !! 520                         interrupts = <0 134 0x4>;
648                         gpio-controller;          521                         gpio-controller;
649                         #gpio-cells = <2>;        522                         #gpio-cells = <2>;
650                         interrupt-controller;     523                         interrupt-controller;
651                         #interrupt-cells = <2>    524                         #interrupt-cells = <2>;
652                 };                                525                 };
653                                                   526 
654                 uqe: uqe-bus@2400000 {         << 
655                         #address-cells = <1>;  << 
656                         #size-cells = <1>;     << 
657                         compatible = "fsl,qe", << 
658                         ranges = <0x0 0x0 0x24 << 
659                         reg = <0x0 0x2400000 0 << 
660                         brg-frequency = <10000 << 
661                         bus-frequency = <20000 << 
662                         fsl,qe-num-riscs = <1> << 
663                         fsl,qe-num-snums = <28 << 
664                                                << 
665                         qeic: qeic@80 {        << 
666                                 compatible = " << 
667                                 reg = <0x80 0x << 
668                                 interrupt-cont << 
669                                 #interrupt-cel << 
670                                 interrupts = < << 
671                                              < << 
672                         };                     << 
673                                                << 
674                         si1: si@700 {          << 
675                                 compatible = " << 
676                                                << 
677                                 reg = <0x700 0 << 
678                         };                     << 
679                                                << 
680                         siram1: siram@1000 {   << 
681                                 compatible = " << 
682                                                << 
683                                 reg = <0x1000  << 
684                         };                     << 
685                                                << 
686                         ucc@2000 {             << 
687                                 cell-index = < << 
688                                 reg = <0x2000  << 
689                                 interrupts = < << 
690                                 interrupt-pare << 
691                         };                     << 
692                                                << 
693                         ucc@2200 {             << 
694                                 cell-index = < << 
695                                 reg = <0x2200  << 
696                                 interrupts = < << 
697                                 interrupt-pare << 
698                         };                     << 
699                                                << 
700                         muram@10000 {          << 
701                                 #address-cells << 
702                                 #size-cells =  << 
703                                 compatible = " << 
704                                 ranges = <0x0  << 
705                                                << 
706                                 data-only@0 {  << 
707                                         compat << 
708                                         "fsl,c << 
709                                         reg =  << 
710                                 };             << 
711                         };                     << 
712                 };                             << 
713                                                << 
714                 lpuart0: serial@2950000 {         527                 lpuart0: serial@2950000 {
715                         compatible = "fsl,ls10    528                         compatible = "fsl,ls1021a-lpuart";
716                         reg = <0x0 0x2950000 0    529                         reg = <0x0 0x2950000 0x0 0x1000>;
717                         interrupts = <GIC_SPI  !! 530                         interrupts = <0 48 0x4>;
718                         clocks = <&clockgen QO !! 531                         clocks = <&clockgen 0 0>;
719                         clock-names = "ipg";      532                         clock-names = "ipg";
720                         status = "disabled";      533                         status = "disabled";
721                 };                                534                 };
722                                                   535 
723                 lpuart1: serial@2960000 {         536                 lpuart1: serial@2960000 {
724                         compatible = "fsl,ls10    537                         compatible = "fsl,ls1021a-lpuart";
725                         reg = <0x0 0x2960000 0    538                         reg = <0x0 0x2960000 0x0 0x1000>;
726                         interrupts = <GIC_SPI  !! 539                         interrupts = <0 49 0x4>;
727                         clocks = <&clockgen QO !! 540                         clocks = <&clockgen 4 0>;
728                                             QO << 
729                         clock-names = "ipg";      541                         clock-names = "ipg";
730                         status = "disabled";      542                         status = "disabled";
731                 };                                543                 };
732                                                   544 
733                 lpuart2: serial@2970000 {         545                 lpuart2: serial@2970000 {
734                         compatible = "fsl,ls10    546                         compatible = "fsl,ls1021a-lpuart";
735                         reg = <0x0 0x2970000 0    547                         reg = <0x0 0x2970000 0x0 0x1000>;
736                         interrupts = <GIC_SPI  !! 548                         interrupts = <0 50 0x4>;
737                         clocks = <&clockgen QO !! 549                         clocks = <&clockgen 4 0>;
738                                             QO << 
739                         clock-names = "ipg";      550                         clock-names = "ipg";
740                         status = "disabled";      551                         status = "disabled";
741                 };                                552                 };
742                                                   553 
743                 lpuart3: serial@2980000 {         554                 lpuart3: serial@2980000 {
744                         compatible = "fsl,ls10    555                         compatible = "fsl,ls1021a-lpuart";
745                         reg = <0x0 0x2980000 0    556                         reg = <0x0 0x2980000 0x0 0x1000>;
746                         interrupts = <GIC_SPI  !! 557                         interrupts = <0 51 0x4>;
747                         clocks = <&clockgen QO !! 558                         clocks = <&clockgen 4 0>;
748                                             QO << 
749                         clock-names = "ipg";      559                         clock-names = "ipg";
750                         status = "disabled";      560                         status = "disabled";
751                 };                                561                 };
752                                                   562 
753                 lpuart4: serial@2990000 {         563                 lpuart4: serial@2990000 {
754                         compatible = "fsl,ls10    564                         compatible = "fsl,ls1021a-lpuart";
755                         reg = <0x0 0x2990000 0    565                         reg = <0x0 0x2990000 0x0 0x1000>;
756                         interrupts = <GIC_SPI  !! 566                         interrupts = <0 52 0x4>;
757                         clocks = <&clockgen QO !! 567                         clocks = <&clockgen 4 0>;
758                                             QO << 
759                         clock-names = "ipg";      568                         clock-names = "ipg";
760                         status = "disabled";      569                         status = "disabled";
761                 };                                570                 };
762                                                   571 
763                 lpuart5: serial@29a0000 {         572                 lpuart5: serial@29a0000 {
764                         compatible = "fsl,ls10    573                         compatible = "fsl,ls1021a-lpuart";
765                         reg = <0x0 0x29a0000 0    574                         reg = <0x0 0x29a0000 0x0 0x1000>;
766                         interrupts = <GIC_SPI  !! 575                         interrupts = <0 53 0x4>;
767                         clocks = <&clockgen QO !! 576                         clocks = <&clockgen 4 0>;
768                                             QO << 
769                         clock-names = "ipg";      577                         clock-names = "ipg";
770                         status = "disabled";      578                         status = "disabled";
771                 };                                579                 };
772                                                   580 
773                 wdog0: watchdog@2ad0000 {      !! 581                 wdog0: wdog@2ad0000 {
774                         compatible = "fsl,ls10    582                         compatible = "fsl,ls1043a-wdt", "fsl,imx21-wdt";
775                         reg = <0x0 0x2ad0000 0    583                         reg = <0x0 0x2ad0000 0x0 0x10000>;
776                         interrupts = <GIC_SPI  !! 584                         interrupts = <0 83 0x4>;
777                         clocks = <&clockgen QO !! 585                         clocks = <&clockgen 4 0>;
778                                             QO !! 586                         clock-names = "wdog";
779                         big-endian;               587                         big-endian;
780                 };                                588                 };
781                                                   589 
782                 edma0: dma-controller@2c00000  !! 590                 edma0: edma@2c00000 {
783                         #dma-cells = <2>;         591                         #dma-cells = <2>;
784                         compatible = "fsl,vf61    592                         compatible = "fsl,vf610-edma";
785                         reg = <0x0 0x2c00000 0    593                         reg = <0x0 0x2c00000 0x0 0x10000>,
786                               <0x0 0x2c10000 0    594                               <0x0 0x2c10000 0x0 0x10000>,
787                               <0x0 0x2c20000 0    595                               <0x0 0x2c20000 0x0 0x10000>;
788                         interrupts = <GIC_SPI  !! 596                         interrupts = <0 103 0x4>,
789                                      <GIC_SPI  !! 597                                      <0 103 0x4>;
790                         interrupt-names = "edm    598                         interrupt-names = "edma-tx", "edma-err";
791                         dma-channels = <32>;      599                         dma-channels = <32>;
792                         big-endian;               600                         big-endian;
793                         clock-names = "dmamux0    601                         clock-names = "dmamux0", "dmamux1";
794                         clocks = <&clockgen QO !! 602                         clocks = <&clockgen 4 0>,
795                                             QO !! 603                                  <&clockgen 4 0>;
796                                  <&clockgen QO << 
797                                             QO << 
798                 };                                604                 };
799                                                   605 
800                 aux_bus: bus {                 !! 606                 usb0: usb3@2f00000 {
801                         #address-cells = <2>;  !! 607                         compatible = "snps,dwc3";
802                         #size-cells = <2>;     !! 608                         reg = <0x0 0x2f00000 0x0 0x10000>;
803                         compatible = "simple-b !! 609                         interrupts = <0 60 0x4>;
804                         ranges;                !! 610                         dr_mode = "host";
805                         dma-ranges = <0x0 0x0  !! 611                         snps,quirk-frame-length-adjustment = <0x20>;
806                                                !! 612                         snps,dis_rxdet_inp3_quirk;
807                         usb0: usb@2f00000 {    !! 613                 };
808                                 compatible = " !! 614 
809                                 reg = <0x0 0x2 !! 615                 usb1: usb3@3000000 {
810                                 interrupts = < !! 616                         compatible = "snps,dwc3";
811                                 dr_mode = "hos !! 617                         reg = <0x0 0x3000000 0x0 0x10000>;
812                                 snps,quirk-fra !! 618                         interrupts = <0 61 0x4>;
813                                 snps,dis_rxdet !! 619                         dr_mode = "host";
814                                 usb3-lpm-capab !! 620                         snps,quirk-frame-length-adjustment = <0x20>;
815                                 snps,incr-burs !! 621                         snps,dis_rxdet_inp3_quirk;
816                                 status = "disa !! 622                 };
817                         };                     !! 623 
818                                                !! 624                 usb2: usb3@3100000 {
819                         usb1: usb@3000000 {    !! 625                         compatible = "snps,dwc3";
820                                 compatible = " !! 626                         reg = <0x0 0x3100000 0x0 0x10000>;
821                                 reg = <0x0 0x3 !! 627                         interrupts = <0 63 0x4>;
822                                 interrupts = < !! 628                         dr_mode = "host";
823                                 dr_mode = "hos !! 629                         snps,quirk-frame-length-adjustment = <0x20>;
824                                 snps,quirk-fra !! 630                         snps,dis_rxdet_inp3_quirk;
825                                 snps,dis_rxdet !! 631                 };
826                                 usb3-lpm-capab !! 632 
827                                 snps,incr-burs !! 633                 sata: sata@3200000 {
828                                 status = "disa !! 634                         compatible = "fsl,ls1043a-ahci";
829                         };                     !! 635                         reg = <0x0 0x3200000 0x0 0x10000>,
830                                                !! 636                                 <0x0 0x20140520 0x0 0x4>;
831                         usb2: usb@3100000 {    !! 637                         reg-names = "ahci", "sata-ecc";
832                                 compatible = " !! 638                         interrupts = <0 69 0x4>;
833                                 reg = <0x0 0x3 !! 639                         clocks = <&clockgen 4 0>;
834                                 interrupts = < !! 640                         dma-coherent;
835                                 dr_mode = "hos << 
836                                 snps,quirk-fra << 
837                                 snps,dis_rxdet << 
838                                 usb3-lpm-capab << 
839                                 snps,incr-burs << 
840                                 status = "disa << 
841                         };                     << 
842                                                << 
843                         sata: sata@3200000 {   << 
844                                 compatible = " << 
845                                 reg = <0x0 0x3 << 
846                                         <0x0 0 << 
847                                 reg-names = "a << 
848                                 interrupts = < << 
849                                 clocks = <&clo << 
850                                                << 
851                                 dma-coherent;  << 
852                         };                     << 
853                 };                                641                 };
854                                                   642 
855                 msi1: msi-controller1@1571000     643                 msi1: msi-controller1@1571000 {
856                         compatible = "fsl,ls10    644                         compatible = "fsl,ls1043a-msi";
857                         reg = <0x0 0x1571000 0    645                         reg = <0x0 0x1571000 0x0 0x8>;
858                         msi-controller;           646                         msi-controller;
859                         interrupts = <GIC_SPI  !! 647                         interrupts = <0 116 0x4>;
860                 };                                648                 };
861                                                   649 
862                 msi2: msi-controller2@1572000     650                 msi2: msi-controller2@1572000 {
863                         compatible = "fsl,ls10    651                         compatible = "fsl,ls1043a-msi";
864                         reg = <0x0 0x1572000 0    652                         reg = <0x0 0x1572000 0x0 0x8>;
865                         msi-controller;           653                         msi-controller;
866                         interrupts = <GIC_SPI  !! 654                         interrupts = <0 126 0x4>;
867                 };                                655                 };
868                                                   656 
869                 msi3: msi-controller3@1573000     657                 msi3: msi-controller3@1573000 {
870                         compatible = "fsl,ls10    658                         compatible = "fsl,ls1043a-msi";
871                         reg = <0x0 0x1573000 0    659                         reg = <0x0 0x1573000 0x0 0x8>;
872                         msi-controller;           660                         msi-controller;
873                         interrupts = <GIC_SPI  !! 661                         interrupts = <0 160 0x4>;
874                 };                                662                 };
875                                                   663 
876                 pcie1: pcie@3400000 {          !! 664                 pcie@3400000 {
877                         compatible = "fsl,ls10 !! 665                         compatible = "fsl,ls1043a-pcie", "snps,dw-pcie";
878                         reg = <0x00 0x03400000 !! 666                         reg = <0x00 0x03400000 0x0 0x00100000   /* controller registers */
879                               <0x40 0x00000000 !! 667                                0x40 0x00000000 0x0 0x00002000>; /* configuration space */
880                         reg-names = "regs", "c    668                         reg-names = "regs", "config";
881                         interrupts = <GIC_SPI  !! 669                         interrupts = <0 118 0x4>, /* controller interrupt */
882                                      <GIC_SPI  !! 670                                      <0 117 0x4>; /* PME interrupt */
883                         interrupt-names = "pme !! 671                         interrupt-names = "intr", "pme";
884                         #address-cells = <3>;     672                         #address-cells = <3>;
885                         #size-cells = <2>;        673                         #size-cells = <2>;
886                         device_type = "pci";      674                         device_type = "pci";
887                         num-viewport = <6>;    !! 675                         dma-coherent;
                                                   >> 676                         num-lanes = <4>;
888                         bus-range = <0x0 0xff>    677                         bus-range = <0x0 0xff>;
889                         ranges = <0x81000000 0    678                         ranges = <0x81000000 0x0 0x00000000 0x40 0x00010000 0x0 0x00010000   /* downstream I/O */
890                                   0x82000000 0    679                                   0x82000000 0x0 0x40000000 0x40 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
891                         msi-parent = <&msi1>,     680                         msi-parent = <&msi1>, <&msi2>, <&msi3>;
892                         #interrupt-cells = <1>    681                         #interrupt-cells = <1>;
893                         interrupt-map-mask = <    682                         interrupt-map-mask = <0 0 0 7>;
894                         interrupt-map = <0000     683                         interrupt-map = <0000 0 0 1 &gic 0 110 0x4>,
895                                         <0000     684                                         <0000 0 0 2 &gic 0 111 0x4>,
896                                         <0000     685                                         <0000 0 0 3 &gic 0 112 0x4>,
897                                         <0000     686                                         <0000 0 0 4 &gic 0 113 0x4>;
898                         fsl,pcie-scfg = <&scfg << 
899                         big-endian;            << 
900                         status = "disabled";   << 
901                 };                                687                 };
902                                                   688 
903                 pcie2: pcie@3500000 {          !! 689                 pcie@3500000 {
904                         compatible = "fsl,ls10 !! 690                         compatible = "fsl,ls1043a-pcie", "snps,dw-pcie";
905                         reg = <0x00 0x03500000 !! 691                         reg = <0x00 0x03500000 0x0 0x00100000   /* controller registers */
906                               <0x48 0x00000000 !! 692                                0x48 0x00000000 0x0 0x00002000>; /* configuration space */
907                         reg-names = "regs", "c    693                         reg-names = "regs", "config";
908                         interrupts = <GIC_SPI  !! 694                         interrupts = <0 128 0x4>,
909                                      <GIC_SPI  !! 695                                      <0 127 0x4>;
910                         interrupt-names = "pme !! 696                         interrupt-names = "intr", "pme";
911                         #address-cells = <3>;     697                         #address-cells = <3>;
912                         #size-cells = <2>;        698                         #size-cells = <2>;
913                         device_type = "pci";      699                         device_type = "pci";
914                         num-viewport = <6>;    !! 700                         dma-coherent;
                                                   >> 701                         num-lanes = <2>;
915                         bus-range = <0x0 0xff>    702                         bus-range = <0x0 0xff>;
916                         ranges = <0x81000000 0    703                         ranges = <0x81000000 0x0 0x00000000 0x48 0x00010000 0x0 0x00010000   /* downstream I/O */
917                                   0x82000000 0    704                                   0x82000000 0x0 0x40000000 0x48 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
918                         msi-parent = <&msi1>,     705                         msi-parent = <&msi1>, <&msi2>, <&msi3>;
919                         #interrupt-cells = <1>    706                         #interrupt-cells = <1>;
920                         interrupt-map-mask = <    707                         interrupt-map-mask = <0 0 0 7>;
921                         interrupt-map = <0000     708                         interrupt-map = <0000 0 0 1 &gic 0 120  0x4>,
922                                         <0000     709                                         <0000 0 0 2 &gic 0 121 0x4>,
923                                         <0000     710                                         <0000 0 0 3 &gic 0 122 0x4>,
924                                         <0000     711                                         <0000 0 0 4 &gic 0 123 0x4>;
925                         fsl,pcie-scfg = <&scfg << 
926                         big-endian;            << 
927                         status = "disabled";   << 
928                 };                                712                 };
929                                                   713 
930                 pcie3: pcie@3600000 {          !! 714                 pcie@3600000 {
931                         compatible = "fsl,ls10 !! 715                         compatible = "fsl,ls1043a-pcie", "snps,dw-pcie";
932                         reg = <0x00 0x03600000 !! 716                         reg = <0x00 0x03600000 0x0 0x00100000   /* controller registers */
933                               <0x50 0x00000000 !! 717                                0x50 0x00000000 0x0 0x00002000>; /* configuration space */
934                         reg-names = "regs", "c    718                         reg-names = "regs", "config";
935                         interrupts = <GIC_SPI  !! 719                         interrupts = <0 162 0x4>,
936                                      <GIC_SPI  !! 720                                      <0 161 0x4>;
937                         interrupt-names = "pme !! 721                         interrupt-names = "intr", "pme";
938                         #address-cells = <3>;     722                         #address-cells = <3>;
939                         #size-cells = <2>;        723                         #size-cells = <2>;
940                         device_type = "pci";      724                         device_type = "pci";
941                         num-viewport = <6>;    !! 725                         dma-coherent;
                                                   >> 726                         num-lanes = <2>;
942                         bus-range = <0x0 0xff>    727                         bus-range = <0x0 0xff>;
943                         ranges = <0x81000000 0    728                         ranges = <0x81000000 0x0 0x00000000 0x50 0x00010000 0x0 0x00010000   /* downstream I/O */
944                                   0x82000000 0    729                                   0x82000000 0x0 0x40000000 0x50 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
945                         msi-parent = <&msi1>,     730                         msi-parent = <&msi1>, <&msi2>, <&msi3>;
946                         #interrupt-cells = <1>    731                         #interrupt-cells = <1>;
947                         interrupt-map-mask = <    732                         interrupt-map-mask = <0 0 0 7>;
948                         interrupt-map = <0000     733                         interrupt-map = <0000 0 0 1 &gic 0 154 0x4>,
949                                         <0000     734                                         <0000 0 0 2 &gic 0 155 0x4>,
950                                         <0000     735                                         <0000 0 0 3 &gic 0 156 0x4>,
951                                         <0000     736                                         <0000 0 0 4 &gic 0 157 0x4>;
952                         fsl,pcie-scfg = <&scfg << 
953                         big-endian;            << 
954                         status = "disabled";   << 
955                 };                             << 
956                                                << 
957                 qdma: dma-controller@8380000 { << 
958                         compatible = "fsl,ls10 << 
959                         reg = <0x0 0x8380000 0 << 
960                               <0x0 0x8390000 0 << 
961                               <0x0 0x83a0000 0 << 
962                         interrupts = <GIC_SPI  << 
963                                      <GIC_SPI  << 
964                                      <GIC_SPI  << 
965                                      <GIC_SPI  << 
966                                      <GIC_SPI  << 
967                         interrupt-names = "qdm << 
968                                 "qdma-queue1", << 
969                         #dma-cells = <1>;      << 
970                         dma-channels = <8>;    << 
971                         block-number = <1>;    << 
972                         block-offset = <0x1000 << 
973                         fsl,dma-queues = <2>;  << 
974                         status-sizes = <64>;   << 
975                         queue-sizes = <64 64>; << 
976                         big-endian;            << 
977                 };                             << 
978                                                << 
979                 rcpm: wakeup-controller@1ee214 << 
980                         compatible = "fsl,ls10 << 
981                         reg = <0x0 0x1ee2140 0 << 
982                         #fsl,rcpm-wakeup-cells << 
983                 };                             << 
984                                                << 
985                 ftm_alarm0: rtc@29d0000 {      << 
986                         compatible = "fsl,ls10 << 
987                         reg = <0x0 0x29d0000 0 << 
988                         fsl,rcpm-wakeup = <&rc << 
989                         interrupts = <GIC_SPI  << 
990                         big-endian;            << 
991                 };                                737                 };
992         };                                        738         };
993                                                   739 
994         firmware {                                740         firmware {
995                 optee {                           741                 optee {
996                         compatible = "linaro,o    742                         compatible = "linaro,optee-tz";
997                         method = "smc";           743                         method = "smc";
998                 };                                744                 };
999         };                                        745         };
1000                                                  746 
1001 };                                               747 };
1002                                                  748 
1003 #include "qoriq-qman-portals.dtsi"               749 #include "qoriq-qman-portals.dtsi"
1004 #include "qoriq-bman-portals.dtsi"               750 #include "qoriq-bman-portals.dtsi"
                                                      

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php