~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/scripts/dtc/include-prefixes/arm64/freescale/fsl-ls1043a.dtsi

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /scripts/dtc/include-prefixes/arm64/freescale/fsl-ls1043a.dtsi (Version linux-6.12-rc7) and /scripts/dtc/include-prefixes/arm64/freescale/fsl-ls1043a.dtsi (Version linux-5.2.21)


  1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)       1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
  2 /*                                                  2 /*
  3  * Device Tree Include file for NXP Layerscape !!   3  * Device Tree Include file for Freescale Layerscape-1043A family SoC.
  4  *                                                  4  *
  5  * Copyright 2014-2015 Freescale Semiconductor      5  * Copyright 2014-2015 Freescale Semiconductor, Inc.
  6  * Copyright 2018, 2020 NXP                    !!   6  * Copyright 2018 NXP
  7  *                                                  7  *
  8  * Mingkai Hu <Mingkai.hu@freescale.com>             8  * Mingkai Hu <Mingkai.hu@freescale.com>
  9  */                                                 9  */
 10                                                    10 
 11 #include <dt-bindings/clock/fsl,qoriq-clockgen << 
 12 #include <dt-bindings/thermal/thermal.h>           11 #include <dt-bindings/thermal/thermal.h>
 13 #include <dt-bindings/interrupt-controller/arm     12 #include <dt-bindings/interrupt-controller/arm-gic.h>
 14 #include <dt-bindings/gpio/gpio.h>             << 
 15                                                    13 
 16 / {                                                14 / {
 17         compatible = "fsl,ls1043a";                15         compatible = "fsl,ls1043a";
 18         interrupt-parent = <&gic>;                 16         interrupt-parent = <&gic>;
 19         #address-cells = <2>;                      17         #address-cells = <2>;
 20         #size-cells = <2>;                         18         #size-cells = <2>;
 21                                                    19 
 22         aliases {                                  20         aliases {
 23                 crypto = &crypto;                  21                 crypto = &crypto;
 24                 fman0 = &fman0;                    22                 fman0 = &fman0;
 25                 ethernet0 = &enet0;                23                 ethernet0 = &enet0;
 26                 ethernet1 = &enet1;                24                 ethernet1 = &enet1;
 27                 ethernet2 = &enet2;                25                 ethernet2 = &enet2;
 28                 ethernet3 = &enet3;                26                 ethernet3 = &enet3;
 29                 ethernet4 = &enet4;                27                 ethernet4 = &enet4;
 30                 ethernet5 = &enet5;                28                 ethernet5 = &enet5;
 31                 ethernet6 = &enet6;                29                 ethernet6 = &enet6;
 32                 rtc1 = &ftm_alarm0;            << 
 33         };                                         30         };
 34                                                    31 
 35         cpus {                                     32         cpus {
 36                 #address-cells = <1>;              33                 #address-cells = <1>;
 37                 #size-cells = <0>;                 34                 #size-cells = <0>;
 38                                                    35 
 39                 /*                                 36                 /*
 40                  * We expect the enable-method     37                  * We expect the enable-method for cpu's to be "psci", but this
 41                  * is dependent on the SoC FW,     38                  * is dependent on the SoC FW, which will fill this in.
 42                  *                                 39                  *
 43                  * Currently supported enable-     40                  * Currently supported enable-method is psci v0.2
 44                  */                                41                  */
 45                 cpu0: cpu@0 {                      42                 cpu0: cpu@0 {
 46                         device_type = "cpu";       43                         device_type = "cpu";
 47                         compatible = "arm,cort     44                         compatible = "arm,cortex-a53";
 48                         reg = <0x0>;               45                         reg = <0x0>;
 49                         clocks = <&clockgen QO !!  46                         clocks = <&clockgen 1 0>;
 50                         next-level-cache = <&l     47                         next-level-cache = <&l2>;
 51                         cpu-idle-states = <&CP     48                         cpu-idle-states = <&CPU_PH20>;
 52                         #cooling-cells = <2>;      49                         #cooling-cells = <2>;
 53                 };                                 50                 };
 54                                                    51 
 55                 cpu1: cpu@1 {                      52                 cpu1: cpu@1 {
 56                         device_type = "cpu";       53                         device_type = "cpu";
 57                         compatible = "arm,cort     54                         compatible = "arm,cortex-a53";
 58                         reg = <0x1>;               55                         reg = <0x1>;
 59                         clocks = <&clockgen QO !!  56                         clocks = <&clockgen 1 0>;
 60                         next-level-cache = <&l     57                         next-level-cache = <&l2>;
 61                         cpu-idle-states = <&CP     58                         cpu-idle-states = <&CPU_PH20>;
 62                         #cooling-cells = <2>;      59                         #cooling-cells = <2>;
 63                 };                                 60                 };
 64                                                    61 
 65                 cpu2: cpu@2 {                      62                 cpu2: cpu@2 {
 66                         device_type = "cpu";       63                         device_type = "cpu";
 67                         compatible = "arm,cort     64                         compatible = "arm,cortex-a53";
 68                         reg = <0x2>;               65                         reg = <0x2>;
 69                         clocks = <&clockgen QO !!  66                         clocks = <&clockgen 1 0>;
 70                         next-level-cache = <&l     67                         next-level-cache = <&l2>;
 71                         cpu-idle-states = <&CP     68                         cpu-idle-states = <&CPU_PH20>;
 72                         #cooling-cells = <2>;      69                         #cooling-cells = <2>;
 73                 };                                 70                 };
 74                                                    71 
 75                 cpu3: cpu@3 {                      72                 cpu3: cpu@3 {
 76                         device_type = "cpu";       73                         device_type = "cpu";
 77                         compatible = "arm,cort     74                         compatible = "arm,cortex-a53";
 78                         reg = <0x3>;               75                         reg = <0x3>;
 79                         clocks = <&clockgen QO !!  76                         clocks = <&clockgen 1 0>;
 80                         next-level-cache = <&l     77                         next-level-cache = <&l2>;
 81                         cpu-idle-states = <&CP     78                         cpu-idle-states = <&CPU_PH20>;
 82                         #cooling-cells = <2>;      79                         #cooling-cells = <2>;
 83                 };                                 80                 };
 84                                                    81 
 85                 l2: l2-cache {                     82                 l2: l2-cache {
 86                         compatible = "cache";      83                         compatible = "cache";
 87                         cache-level = <2>;     << 
 88                         cache-unified;         << 
 89                 };                                 84                 };
 90         };                                         85         };
 91                                                    86 
 92         idle-states {                              87         idle-states {
 93                 /*                                 88                 /*
 94                  * PSCI node is not added defa     89                  * PSCI node is not added default, U-boot will add missing
 95                  * parts if it determines to u     90                  * parts if it determines to use PSCI.
 96                  */                                91                  */
 97                 entry-method = "psci";             92                 entry-method = "psci";
 98                                                    93 
 99                 CPU_PH20: cpu-ph20 {               94                 CPU_PH20: cpu-ph20 {
100                         compatible = "arm,idle     95                         compatible = "arm,idle-state";
101                         idle-state-name = "PH2     96                         idle-state-name = "PH20";
102                         arm,psci-suspend-param     97                         arm,psci-suspend-param = <0x0>;
103                         entry-latency-us = <10     98                         entry-latency-us = <1000>;
104                         exit-latency-us = <100     99                         exit-latency-us = <1000>;
105                         min-residency-us = <30    100                         min-residency-us = <3000>;
106                 };                                101                 };
107         };                                        102         };
108                                                   103 
109         memory@80000000 {                         104         memory@80000000 {
110                 device_type = "memory";           105                 device_type = "memory";
111                 reg = <0x0 0x80000000 0 0x8000    106                 reg = <0x0 0x80000000 0 0x80000000>;
112                       /* DRAM space 1, size: 2    107                       /* DRAM space 1, size: 2GiB DRAM */
113         };                                        108         };
114                                                   109 
115         reserved-memory {                         110         reserved-memory {
116                 #address-cells = <2>;             111                 #address-cells = <2>;
117                 #size-cells = <2>;                112                 #size-cells = <2>;
118                 ranges;                           113                 ranges;
119                                                   114 
120                 bman_fbpr: bman-fbpr {            115                 bman_fbpr: bman-fbpr {
121                         compatible = "shared-d    116                         compatible = "shared-dma-pool";
122                         size = <0 0x1000000>;     117                         size = <0 0x1000000>;
123                         alignment = <0 0x10000    118                         alignment = <0 0x1000000>;
124                         no-map;                   119                         no-map;
125                 };                                120                 };
126                                                   121 
127                 qman_fqd: qman-fqd {              122                 qman_fqd: qman-fqd {
128                         compatible = "shared-d    123                         compatible = "shared-dma-pool";
129                         size = <0 0x400000>;      124                         size = <0 0x400000>;
130                         alignment = <0 0x40000    125                         alignment = <0 0x400000>;
131                         no-map;                   126                         no-map;
132                 };                                127                 };
133                                                   128 
134                 qman_pfdr: qman-pfdr {            129                 qman_pfdr: qman-pfdr {
135                         compatible = "shared-d    130                         compatible = "shared-dma-pool";
136                         size = <0 0x2000000>;     131                         size = <0 0x2000000>;
137                         alignment = <0 0x20000    132                         alignment = <0 0x2000000>;
138                         no-map;                   133                         no-map;
139                 };                                134                 };
140         };                                        135         };
141                                                   136 
142         sysclk: sysclk {                          137         sysclk: sysclk {
143                 compatible = "fixed-clock";       138                 compatible = "fixed-clock";
144                 #clock-cells = <0>;               139                 #clock-cells = <0>;
145                 clock-frequency = <100000000>;    140                 clock-frequency = <100000000>;
146                 clock-output-names = "sysclk";    141                 clock-output-names = "sysclk";
147         };                                        142         };
148                                                   143 
149         reboot {                                  144         reboot {
150                 compatible = "syscon-reboot";  !! 145                 compatible ="syscon-reboot";
151                 regmap = <&dcfg>;                 146                 regmap = <&dcfg>;
152                 offset = <0xb0>;                  147                 offset = <0xb0>;
153                 mask = <0x02>;                    148                 mask = <0x02>;
154         };                                        149         };
155                                                   150 
156         thermal-zones {                           151         thermal-zones {
157                 ddr-thermal {                  !! 152                 cpu_thermal: cpu-thermal {
158                         polling-delay-passive     153                         polling-delay-passive = <1000>;
159                         polling-delay = <5000>    154                         polling-delay = <5000>;
160                         thermal-sensors = <&tm << 
161                                                   155 
162                         trips {                << 
163                                 ddr-ctrler-ale << 
164                                         temper << 
165                                         hyster << 
166                                         type = << 
167                                 };             << 
168                                                << 
169                                 ddr-ctrler-cri << 
170                                         temper << 
171                                         hyster << 
172                                         type = << 
173                                 };             << 
174                         };                     << 
175                 };                             << 
176                                                << 
177                 serdes-thermal {               << 
178                         polling-delay-passive  << 
179                         polling-delay = <5000> << 
180                         thermal-sensors = <&tm << 
181                                                << 
182                         trips {                << 
183                                 serdes-alert { << 
184                                         temper << 
185                                         hyster << 
186                                         type = << 
187                                 };             << 
188                                                << 
189                                 serdes-crit {  << 
190                                         temper << 
191                                         hyster << 
192                                         type = << 
193                                 };             << 
194                         };                     << 
195                 };                             << 
196                                                << 
197                 fman-thermal {                 << 
198                         polling-delay-passive  << 
199                         polling-delay = <5000> << 
200                         thermal-sensors = <&tm << 
201                                                << 
202                         trips {                << 
203                                 fman-alert {   << 
204                                         temper << 
205                                         hyster << 
206                                         type = << 
207                                 };             << 
208                                                << 
209                                 fman-crit {    << 
210                                         temper << 
211                                         hyster << 
212                                         type = << 
213                                 };             << 
214                         };                     << 
215                 };                             << 
216                                                << 
217                 cluster-thermal {              << 
218                         polling-delay-passive  << 
219                         polling-delay = <5000> << 
220                         thermal-sensors = <&tm    156                         thermal-sensors = <&tmu 3>;
221                                                   157 
222                         trips {                   158                         trips {
223                                 core_cluster_a !! 159                                 cpu_alert: cpu-alert {
224                                         temper    160                                         temperature = <85000>;
225                                         hyster    161                                         hysteresis = <2000>;
226                                         type =    162                                         type = "passive";
227                                 };                163                                 };
228                                                !! 164                                 cpu_crit: cpu-crit {
229                                 core_cluster_c << 
230                                         temper    165                                         temperature = <95000>;
231                                         hyster    166                                         hysteresis = <2000>;
232                                         type =    167                                         type = "critical";
233                                 };                168                                 };
234                         };                        169                         };
235                                                   170 
236                         cooling-maps {            171                         cooling-maps {
237                                 map0 {            172                                 map0 {
238                                         trip = !! 173                                         trip = <&cpu_alert>;
239                                         coolin    174                                         cooling-device =
240                                                   175                                                 <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
241                                                   176                                                 <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
242                                                   177                                                 <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
243                                                   178                                                 <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
244                                 };                179                                 };
245                         };                        180                         };
246                 };                                181                 };
247                                                << 
248                 sec-thermal {                  << 
249                         polling-delay-passive  << 
250                         polling-delay = <5000> << 
251                         thermal-sensors = <&tm << 
252                                                << 
253                         trips {                << 
254                                 sec-alert {    << 
255                                         temper << 
256                                         hyster << 
257                                         type = << 
258                                 };             << 
259                                                << 
260                                 sec-crit {     << 
261                                         temper << 
262                                         hyster << 
263                                         type = << 
264                                 };             << 
265                         };                     << 
266                 };                             << 
267         };                                        182         };
268                                                   183 
269         timer {                                   184         timer {
270                 compatible = "arm,armv8-timer"    185                 compatible = "arm,armv8-timer";
271                 interrupts = <GIC_PPI 13 (GIC_ !! 186                 interrupts = <1 13 0xf08>, /* Physical Secure PPI */
272                              <GIC_PPI 14 (GIC_ !! 187                              <1 14 0xf08>, /* Physical Non-Secure PPI */
273                              <GIC_PPI 11 (GIC_ !! 188                              <1 11 0xf08>, /* Virtual PPI */
274                              <GIC_PPI 10 (GIC_ !! 189                              <1 10 0xf08>; /* Hypervisor PPI */
275                 fsl,erratum-a008585;              190                 fsl,erratum-a008585;
276         };                                        191         };
277                                                   192 
278         pmu {                                     193         pmu {
279                 compatible = "arm,cortex-a53-p !! 194                 compatible = "arm,armv8-pmuv3";
280                 interrupts = <GIC_SPI 106 IRQ_ !! 195                 interrupts = <0 106 0x4>,
281                              <GIC_SPI 107 IRQ_ !! 196                              <0 107 0x4>,
282                              <GIC_SPI 95 IRQ_T !! 197                              <0 95 0x4>,
283                              <GIC_SPI 97 IRQ_T !! 198                              <0 97 0x4>;
284                 interrupt-affinity = <&cpu0>,     199                 interrupt-affinity = <&cpu0>,
285                                      <&cpu1>,     200                                      <&cpu1>,
286                                      <&cpu2>,     201                                      <&cpu2>,
287                                      <&cpu3>;     202                                      <&cpu3>;
288         };                                        203         };
289                                                   204 
290         gic: interrupt-controller@1400000 {       205         gic: interrupt-controller@1400000 {
291                 compatible = "arm,gic-400";       206                 compatible = "arm,gic-400";
292                 #interrupt-cells = <3>;           207                 #interrupt-cells = <3>;
293                 interrupt-controller;             208                 interrupt-controller;
294                 reg = <0x0 0x1401000 0 0x1000>    209                 reg = <0x0 0x1401000 0 0x1000>, /* GICD */
295                       <0x0 0x1402000 0 0x2000>    210                       <0x0 0x1402000 0 0x2000>, /* GICC */
296                       <0x0 0x1404000 0 0x2000>    211                       <0x0 0x1404000 0 0x2000>, /* GICH */
297                       <0x0 0x1406000 0 0x2000>    212                       <0x0 0x1406000 0 0x2000>; /* GICV */
298                 interrupts = <GIC_PPI 9 (GIC_C !! 213                 interrupts = <1 9 0xf08>;
299         };                                        214         };
300                                                   215 
301         soc: soc {                                216         soc: soc {
302                 compatible = "simple-bus";        217                 compatible = "simple-bus";
303                 #address-cells = <2>;             218                 #address-cells = <2>;
304                 #size-cells = <2>;                219                 #size-cells = <2>;
305                 ranges;                           220                 ranges;
306                 dma-ranges = <0x0 0x0 0x0 0x0  << 
307                 dma-coherent;                  << 
308                                                   221 
309                 clockgen: clocking@1ee1000 {      222                 clockgen: clocking@1ee1000 {
310                         compatible = "fsl,ls10    223                         compatible = "fsl,ls1043a-clockgen";
311                         reg = <0x0 0x1ee1000 0    224                         reg = <0x0 0x1ee1000 0x0 0x1000>;
312                         #clock-cells = <2>;       225                         #clock-cells = <2>;
313                         clocks = <&sysclk>;       226                         clocks = <&sysclk>;
314                 };                                227                 };
315                                                   228 
316                 scfg: scfg@1570000 {              229                 scfg: scfg@1570000 {
317                         compatible = "fsl,ls10    230                         compatible = "fsl,ls1043a-scfg", "syscon";
318                         reg = <0x0 0x1570000 0    231                         reg = <0x0 0x1570000 0x0 0x10000>;
319                         big-endian;               232                         big-endian;
320                         #address-cells = <1>;  << 
321                         #size-cells = <1>;     << 
322                         ranges = <0x0 0x0 0x15 << 
323                                                << 
324                         extirq: interrupt-cont << 
325                                 compatible = " << 
326                                 #interrupt-cel << 
327                                 #address-cells << 
328                                 interrupt-cont << 
329                                 reg = <0x1ac 4 << 
330                                 interrupt-map  << 
331                                         <0 0 & << 
332                                         <1 0 & << 
333                                         <2 0 & << 
334                                         <3 0 & << 
335                                         <4 0 & << 
336                                         <5 0 & << 
337                                         <6 0 & << 
338                                         <7 0 & << 
339                                         <8 0 & << 
340                                         <9 0 & << 
341                                         <10 0  << 
342                                         <11 0  << 
343                                 interrupt-map- << 
344                         };                     << 
345                 };                                233                 };
346                                                   234 
347                 crypto: crypto@1700000 {          235                 crypto: crypto@1700000 {
348                         compatible = "fsl,sec-    236                         compatible = "fsl,sec-v5.4", "fsl,sec-v5.0",
349                                      "fsl,sec-    237                                      "fsl,sec-v4.0";
350                         fsl,sec-era = <3>;        238                         fsl,sec-era = <3>;
351                         #address-cells = <1>;     239                         #address-cells = <1>;
352                         #size-cells = <1>;        240                         #size-cells = <1>;
353                         ranges = <0x0 0x00 0x1    241                         ranges = <0x0 0x00 0x1700000 0x100000>;
354                         reg = <0x00 0x1700000     242                         reg = <0x00 0x1700000 0x0 0x100000>;
355                         interrupts = <GIC_SPI  !! 243                         interrupts = <0 75 0x4>;
356                         dma-coherent;          << 
357                                                   244 
358                         sec_jr0: jr@10000 {       245                         sec_jr0: jr@10000 {
359                                 compatible = "    246                                 compatible = "fsl,sec-v5.4-job-ring",
360                                              "    247                                              "fsl,sec-v5.0-job-ring",
361                                              "    248                                              "fsl,sec-v4.0-job-ring";
362                                 reg = <0x10000 !! 249                                 reg        = <0x10000 0x10000>;
363                                 interrupts = < !! 250                                 interrupts = <0 71 0x4>;
364                         };                        251                         };
365                                                   252 
366                         sec_jr1: jr@20000 {       253                         sec_jr1: jr@20000 {
367                                 compatible = "    254                                 compatible = "fsl,sec-v5.4-job-ring",
368                                              "    255                                              "fsl,sec-v5.0-job-ring",
369                                              "    256                                              "fsl,sec-v4.0-job-ring";
370                                 reg = <0x20000 !! 257                                 reg        = <0x20000 0x10000>;
371                                 interrupts = < !! 258                                 interrupts = <0 72 0x4>;
372                         };                        259                         };
373                                                   260 
374                         sec_jr2: jr@30000 {       261                         sec_jr2: jr@30000 {
375                                 compatible = "    262                                 compatible = "fsl,sec-v5.4-job-ring",
376                                              "    263                                              "fsl,sec-v5.0-job-ring",
377                                              "    264                                              "fsl,sec-v4.0-job-ring";
378                                 reg = <0x30000 !! 265                                 reg        = <0x30000 0x10000>;
379                                 interrupts = < !! 266                                 interrupts = <0 73 0x4>;
380                         };                        267                         };
381                                                   268 
382                         sec_jr3: jr@40000 {       269                         sec_jr3: jr@40000 {
383                                 compatible = "    270                                 compatible = "fsl,sec-v5.4-job-ring",
384                                              "    271                                              "fsl,sec-v5.0-job-ring",
385                                              "    272                                              "fsl,sec-v4.0-job-ring";
386                                 reg = <0x40000 !! 273                                 reg        = <0x40000 0x10000>;
387                                 interrupts = < !! 274                                 interrupts = <0 74 0x4>;
388                         };                        275                         };
389                 };                                276                 };
390                                                   277 
391                 sfp: efuse@1e80000 {           << 
392                         compatible = "fsl,ls10 << 
393                         reg = <0x0 0x1e80000 0 << 
394                         clocks = <&clockgen QO << 
395                                             QO << 
396                         clock-names = "sfp";   << 
397                 };                             << 
398                                                << 
399                 dcfg: dcfg@1ee0000 {              278                 dcfg: dcfg@1ee0000 {
400                         compatible = "fsl,ls10    279                         compatible = "fsl,ls1043a-dcfg", "syscon";
401                         reg = <0x0 0x1ee0000 0 !! 280                         reg = <0x0 0x1ee0000 0x0 0x10000>;
402                         big-endian;               281                         big-endian;
403                 };                                282                 };
404                                                   283 
405                 ifc: memory-controller@1530000 !! 284                 ifc: ifc@1530000 {
406                         compatible = "fsl,ifc" !! 285                         compatible = "fsl,ifc", "simple-bus";
407                         reg = <0x0 0x1530000 0    286                         reg = <0x0 0x1530000 0x0 0x10000>;
408                         interrupts = <GIC_SPI  !! 287                         interrupts = <0 43 0x4>;
409                 };                                288                 };
410                                                   289 
411                 qspi: spi@1550000 {               290                 qspi: spi@1550000 {
412                         compatible = "fsl,ls10    291                         compatible = "fsl,ls1043a-qspi", "fsl,ls1021a-qspi";
413                         #address-cells = <1>;     292                         #address-cells = <1>;
414                         #size-cells = <0>;        293                         #size-cells = <0>;
415                         reg = <0x0 0x1550000 0    294                         reg = <0x0 0x1550000 0x0 0x10000>,
416                                 <0x0 0x4000000    295                                 <0x0 0x40000000 0x0 0x4000000>;
417                         reg-names = "QuadSPI",    296                         reg-names = "QuadSPI", "QuadSPI-memory";
418                         interrupts = <GIC_SPI  !! 297                         interrupts = <0 99 0x4>;
419                         clock-names = "qspi_en    298                         clock-names = "qspi_en", "qspi";
420                         clocks = <&clockgen QO !! 299                         clocks = <&clockgen 4 0>, <&clockgen 4 0>;
421                                             QO << 
422                                  <&clockgen QO << 
423                                             QO << 
424                         status = "disabled";      300                         status = "disabled";
425                 };                                301                 };
426                                                   302 
427                 esdhc: mmc@1560000 {           !! 303                 esdhc: esdhc@1560000 {
428                         compatible = "fsl,ls10    304                         compatible = "fsl,ls1043a-esdhc", "fsl,esdhc";
429                         reg = <0x0 0x1560000 0    305                         reg = <0x0 0x1560000 0x0 0x10000>;
430                         interrupts = <GIC_SPI  !! 306                         interrupts = <0 62 0x4>;
431                         clock-frequency = <0>;    307                         clock-frequency = <0>;
432                         voltage-ranges = <1800    308                         voltage-ranges = <1800 1800 3300 3300>;
433                         sdhci,auto-cmd12;         309                         sdhci,auto-cmd12;
                                                   >> 310                         big-endian;
434                         bus-width = <4>;          311                         bus-width = <4>;
435                 };                                312                 };
436                                                   313 
437                 ddr: memory-controller@1080000    314                 ddr: memory-controller@1080000 {
438                         compatible = "fsl,qori    315                         compatible = "fsl,qoriq-memory-controller";
439                         reg = <0x0 0x1080000 0    316                         reg = <0x0 0x1080000 0x0 0x1000>;
440                         interrupts = <GIC_SPI  !! 317                         interrupts = <0 144 0x4>;
                                                   >> 318                         big-endian;
441                 };                                319                 };
442                                                   320 
443                 tmu: tmu@1f00000 {                321                 tmu: tmu@1f00000 {
444                         compatible = "fsl,qori    322                         compatible = "fsl,qoriq-tmu";
445                         reg = <0x0 0x1f00000 0    323                         reg = <0x0 0x1f00000 0x0 0x10000>;
446                         interrupts = <GIC_SPI  !! 324                         interrupts = <0 33 0x4>;
447                         fsl,tmu-range = <0xb00 !! 325                         fsl,tmu-range = <0xb0000 0x9002a 0x6004c 0x30062>;
448                         fsl,tmu-calibration =  !! 326                         fsl,tmu-calibration = <0x00000000 0x00000026
449                                         <0x000 !! 327                                                0x00000001 0x0000002d
450                                         <0x000 !! 328                                                0x00000002 0x00000032
451                                         <0x000 !! 329                                                0x00000003 0x00000039
452                                         <0x000 !! 330                                                0x00000004 0x0000003f
453                                         <0x000 !! 331                                                0x00000005 0x00000046
454                                         <0x000 !! 332                                                0x00000006 0x0000004d
455                                         <0x000 !! 333                                                0x00000007 0x00000054
456                                         <0x000 !! 334                                                0x00000008 0x0000005a
457                                         <0x000 !! 335                                                0x00000009 0x00000061
458                                         <0x000 !! 336                                                0x0000000a 0x0000006a
459                                         <0x000 !! 337                                                0x0000000b 0x00000071
460                                         <0x000 !! 338 
461                                                !! 339                                                0x00010000 0x00000025
462                                         <0x000 !! 340                                                0x00010001 0x0000002c
463                                         <0x000 !! 341                                                0x00010002 0x00000035
464                                         <0x000 !! 342                                                0x00010003 0x0000003d
465                                         <0x000 !! 343                                                0x00010004 0x00000045
466                                         <0x000 !! 344                                                0x00010005 0x0000004e
467                                         <0x000 !! 345                                                0x00010006 0x00000057
468                                         <0x000 !! 346                                                0x00010007 0x00000061
469                                         <0x000 !! 347                                                0x00010008 0x0000006b
470                                         <0x000 !! 348                                                0x00010009 0x00000076
471                                         <0x000 !! 349 
472                                                !! 350                                                0x00020000 0x00000029
473                                         <0x000 !! 351                                                0x00020001 0x00000033
474                                         <0x000 !! 352                                                0x00020002 0x0000003d
475                                         <0x000 !! 353                                                0x00020003 0x00000049
476                                         <0x000 !! 354                                                0x00020004 0x00000056
477                                         <0x000 !! 355                                                0x00020005 0x00000061
478                                         <0x000 !! 356                                                0x00020006 0x0000006d
479                                         <0x000 !! 357 
480                                                !! 358                                                0x00030000 0x00000021
481                                         <0x000 !! 359                                                0x00030001 0x0000002a
482                                         <0x000 !! 360                                                0x00030002 0x0000003c
483                                         <0x000 !! 361                                                0x00030003 0x0000004e>;
484                                         <0x000 << 
485                                         <0x000 << 
486                                         <0x000 << 
487                                         <0x000 << 
488                                         <0x000 << 
489                         #thermal-sensor-cells     362                         #thermal-sensor-cells = <1>;
490                 };                                363                 };
491                                                   364 
492                 qman: qman@1880000 {              365                 qman: qman@1880000 {
493                         compatible = "fsl,qman    366                         compatible = "fsl,qman";
494                         reg = <0x0 0x1880000 0    367                         reg = <0x0 0x1880000 0x0 0x10000>;
495                         interrupts = <GIC_SPI     368                         interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
496                         memory-region = <&qman    369                         memory-region = <&qman_fqd &qman_pfdr>;
497                 };                                370                 };
498                                                   371 
499                 bman: bman@1890000 {              372                 bman: bman@1890000 {
500                         compatible = "fsl,bman    373                         compatible = "fsl,bman";
501                         reg = <0x0 0x1890000 0    374                         reg = <0x0 0x1890000 0x0 0x10000>;
502                         interrupts = <GIC_SPI     375                         interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
503                         memory-region = <&bman    376                         memory-region = <&bman_fbpr>;
504                 };                                377                 };
505                                                   378 
506                 bportals: bman-portals-bus@508 !! 379                 bportals: bman-portals@508000000 {
507                         ranges = <0x0 0x5 0x08    380                         ranges = <0x0 0x5 0x08000000 0x8000000>;
508                 };                                381                 };
509                                                   382 
510                 qportals: qman-portals-bus@500 !! 383                 qportals: qman-portals@500000000 {
511                         ranges = <0x0 0x5 0x00    384                         ranges = <0x0 0x5 0x00000000 0x8000000>;
512                 };                                385                 };
513                                                   386 
514                 dspi0: spi@2100000 {              387                 dspi0: spi@2100000 {
515                         compatible = "fsl,ls10    388                         compatible = "fsl,ls1043a-dspi", "fsl,ls1021a-v1.0-dspi";
516                         #address-cells = <1>;     389                         #address-cells = <1>;
517                         #size-cells = <0>;        390                         #size-cells = <0>;
518                         reg = <0x0 0x2100000 0    391                         reg = <0x0 0x2100000 0x0 0x10000>;
519                         interrupts = <GIC_SPI  !! 392                         interrupts = <0 64 0x4>;
                                                   >> 393                         clock-names = "dspi";
                                                   >> 394                         clocks = <&clockgen 4 0>;
                                                   >> 395                         spi-num-chipselects = <5>;
                                                   >> 396                         big-endian;
                                                   >> 397                         status = "disabled";
                                                   >> 398                 };
                                                   >> 399 
                                                   >> 400                 dspi1: spi@2110000 {
                                                   >> 401                         compatible = "fsl,ls1043a-dspi", "fsl,ls1021a-v1.0-dspi";
                                                   >> 402                         #address-cells = <1>;
                                                   >> 403                         #size-cells = <0>;
                                                   >> 404                         reg = <0x0 0x2110000 0x0 0x10000>;
                                                   >> 405                         interrupts = <0 65 0x4>;
520                         clock-names = "dspi";     406                         clock-names = "dspi";
521                         clocks = <&clockgen QO !! 407                         clocks = <&clockgen 4 0>;
522                                             QO << 
523                         spi-num-chipselects =     408                         spi-num-chipselects = <5>;
524                         big-endian;               409                         big-endian;
525                         status = "disabled";      410                         status = "disabled";
526                 };                                411                 };
527                                                   412 
528                 i2c0: i2c@2180000 {               413                 i2c0: i2c@2180000 {
529                         compatible = "fsl,ls10 !! 414                         compatible = "fsl,vf610-i2c";
530                         #address-cells = <1>;     415                         #address-cells = <1>;
531                         #size-cells = <0>;        416                         #size-cells = <0>;
532                         reg = <0x0 0x2180000 0    417                         reg = <0x0 0x2180000 0x0 0x10000>;
533                         interrupts = <GIC_SPI  !! 418                         interrupts = <0 56 0x4>;
534                         clock-names = "ipg";   !! 419                         clock-names = "i2c";
535                         clocks = <&clockgen QO !! 420                         clocks = <&clockgen 4 0>;
536                                             QO !! 421                         dmas = <&edma0 1 39>,
537                         dmas = <&edma0 1 38>,  !! 422                                <&edma0 1 38>;
538                                <&edma0 1 39>;  !! 423                         dma-names = "tx", "rx";
539                         dma-names = "rx", "tx" << 
540                         status = "disabled";      424                         status = "disabled";
541                 };                                425                 };
542                                                   426 
543                 i2c1: i2c@2190000 {               427                 i2c1: i2c@2190000 {
544                         compatible = "fsl,ls10 !! 428                         compatible = "fsl,vf610-i2c";
545                         #address-cells = <1>;     429                         #address-cells = <1>;
546                         #size-cells = <0>;        430                         #size-cells = <0>;
547                         reg = <0x0 0x2190000 0    431                         reg = <0x0 0x2190000 0x0 0x10000>;
548                         interrupts = <GIC_SPI  !! 432                         interrupts = <0 57 0x4>;
549                         clock-names = "ipg";   !! 433                         clock-names = "i2c";
550                         clocks = <&clockgen QO !! 434                         clocks = <&clockgen 4 0>;
551                                             QO << 
552                         scl-gpios = <&gpio4 2  << 
553                         status = "disabled";      435                         status = "disabled";
554                 };                                436                 };
555                                                   437 
556                 i2c2: i2c@21a0000 {               438                 i2c2: i2c@21a0000 {
557                         compatible = "fsl,ls10 !! 439                         compatible = "fsl,vf610-i2c";
558                         #address-cells = <1>;     440                         #address-cells = <1>;
559                         #size-cells = <0>;        441                         #size-cells = <0>;
560                         reg = <0x0 0x21a0000 0    442                         reg = <0x0 0x21a0000 0x0 0x10000>;
561                         interrupts = <GIC_SPI  !! 443                         interrupts = <0 58 0x4>;
562                         clock-names = "ipg";   !! 444                         clock-names = "i2c";
563                         clocks = <&clockgen QO !! 445                         clocks = <&clockgen 4 0>;
564                                             QO << 
565                         scl-gpios = <&gpio4 10 << 
566                         status = "disabled";      446                         status = "disabled";
567                 };                                447                 };
568                                                   448 
569                 i2c3: i2c@21b0000 {               449                 i2c3: i2c@21b0000 {
570                         compatible = "fsl,ls10 !! 450                         compatible = "fsl,vf610-i2c";
571                         #address-cells = <1>;     451                         #address-cells = <1>;
572                         #size-cells = <0>;        452                         #size-cells = <0>;
573                         reg = <0x0 0x21b0000 0    453                         reg = <0x0 0x21b0000 0x0 0x10000>;
574                         interrupts = <GIC_SPI  !! 454                         interrupts = <0 59 0x4>;
575                         clock-names = "ipg";   !! 455                         clock-names = "i2c";
576                         clocks = <&clockgen QO !! 456                         clocks = <&clockgen 4 0>;
577                                             QO << 
578                         scl-gpios = <&gpio4 12 << 
579                         status = "disabled";      457                         status = "disabled";
580                 };                                458                 };
581                                                   459 
582                 duart0: serial@21c0500 {          460                 duart0: serial@21c0500 {
583                         compatible = "fsl,ns16    461                         compatible = "fsl,ns16550", "ns16550a";
584                         reg = <0x00 0x21c0500     462                         reg = <0x00 0x21c0500 0x0 0x100>;
585                         interrupts = <GIC_SPI  !! 463                         interrupts = <0 54 0x4>;
586                         clocks = <&clockgen QO !! 464                         clocks = <&clockgen 4 0>;
587                                             QO << 
588                 };                                465                 };
589                                                   466 
590                 duart1: serial@21c0600 {          467                 duart1: serial@21c0600 {
591                         compatible = "fsl,ns16    468                         compatible = "fsl,ns16550", "ns16550a";
592                         reg = <0x00 0x21c0600     469                         reg = <0x00 0x21c0600 0x0 0x100>;
593                         interrupts = <GIC_SPI  !! 470                         interrupts = <0 54 0x4>;
594                         clocks = <&clockgen QO !! 471                         clocks = <&clockgen 4 0>;
595                                             QO << 
596                 };                                472                 };
597                                                   473 
598                 duart2: serial@21d0500 {          474                 duart2: serial@21d0500 {
599                         compatible = "fsl,ns16    475                         compatible = "fsl,ns16550", "ns16550a";
600                         reg = <0x0 0x21d0500 0    476                         reg = <0x0 0x21d0500 0x0 0x100>;
601                         interrupts = <GIC_SPI  !! 477                         interrupts = <0 55 0x4>;
602                         clocks = <&clockgen QO !! 478                         clocks = <&clockgen 4 0>;
603                                             QO << 
604                 };                                479                 };
605                                                   480 
606                 duart3: serial@21d0600 {          481                 duart3: serial@21d0600 {
607                         compatible = "fsl,ns16    482                         compatible = "fsl,ns16550", "ns16550a";
608                         reg = <0x0 0x21d0600 0    483                         reg = <0x0 0x21d0600 0x0 0x100>;
609                         interrupts = <GIC_SPI  !! 484                         interrupts = <0 55 0x4>;
610                         clocks = <&clockgen QO !! 485                         clocks = <&clockgen 4 0>;
611                                             QO << 
612                 };                                486                 };
613                                                   487 
614                 gpio1: gpio@2300000 {             488                 gpio1: gpio@2300000 {
615                         compatible = "fsl,ls10    489                         compatible = "fsl,ls1043a-gpio", "fsl,qoriq-gpio";
616                         reg = <0x0 0x2300000 0    490                         reg = <0x0 0x2300000 0x0 0x10000>;
617                         interrupts = <GIC_SPI  !! 491                         interrupts = <0 66 0x4>;
618                         gpio-controller;          492                         gpio-controller;
619                         #gpio-cells = <2>;        493                         #gpio-cells = <2>;
620                         interrupt-controller;     494                         interrupt-controller;
621                         #interrupt-cells = <2>    495                         #interrupt-cells = <2>;
622                 };                                496                 };
623                                                   497 
624                 gpio2: gpio@2310000 {             498                 gpio2: gpio@2310000 {
625                         compatible = "fsl,ls10    499                         compatible = "fsl,ls1043a-gpio", "fsl,qoriq-gpio";
626                         reg = <0x0 0x2310000 0    500                         reg = <0x0 0x2310000 0x0 0x10000>;
627                         interrupts = <GIC_SPI  !! 501                         interrupts = <0 67 0x4>;
628                         gpio-controller;          502                         gpio-controller;
629                         #gpio-cells = <2>;        503                         #gpio-cells = <2>;
630                         interrupt-controller;     504                         interrupt-controller;
631                         #interrupt-cells = <2>    505                         #interrupt-cells = <2>;
632                 };                                506                 };
633                                                   507 
634                 gpio3: gpio@2320000 {             508                 gpio3: gpio@2320000 {
635                         compatible = "fsl,ls10    509                         compatible = "fsl,ls1043a-gpio", "fsl,qoriq-gpio";
636                         reg = <0x0 0x2320000 0    510                         reg = <0x0 0x2320000 0x0 0x10000>;
637                         interrupts = <GIC_SPI  !! 511                         interrupts = <0 68 0x4>;
638                         gpio-controller;          512                         gpio-controller;
639                         #gpio-cells = <2>;        513                         #gpio-cells = <2>;
640                         interrupt-controller;     514                         interrupt-controller;
641                         #interrupt-cells = <2>    515                         #interrupt-cells = <2>;
642                 };                                516                 };
643                                                   517 
644                 gpio4: gpio@2330000 {             518                 gpio4: gpio@2330000 {
645                         compatible = "fsl,ls10    519                         compatible = "fsl,ls1043a-gpio", "fsl,qoriq-gpio";
646                         reg = <0x0 0x2330000 0    520                         reg = <0x0 0x2330000 0x0 0x10000>;
647                         interrupts = <GIC_SPI  !! 521                         interrupts = <0 134 0x4>;
648                         gpio-controller;          522                         gpio-controller;
649                         #gpio-cells = <2>;        523                         #gpio-cells = <2>;
650                         interrupt-controller;     524                         interrupt-controller;
651                         #interrupt-cells = <2>    525                         #interrupt-cells = <2>;
652                 };                                526                 };
653                                                   527 
654                 uqe: uqe-bus@2400000 {         << 
655                         #address-cells = <1>;  << 
656                         #size-cells = <1>;     << 
657                         compatible = "fsl,qe", << 
658                         ranges = <0x0 0x0 0x24 << 
659                         reg = <0x0 0x2400000 0 << 
660                         brg-frequency = <10000 << 
661                         bus-frequency = <20000 << 
662                         fsl,qe-num-riscs = <1> << 
663                         fsl,qe-num-snums = <28 << 
664                                                << 
665                         qeic: qeic@80 {        << 
666                                 compatible = " << 
667                                 reg = <0x80 0x << 
668                                 interrupt-cont << 
669                                 #interrupt-cel << 
670                                 interrupts = < << 
671                                              < << 
672                         };                     << 
673                                                << 
674                         si1: si@700 {          << 
675                                 compatible = " << 
676                                                << 
677                                 reg = <0x700 0 << 
678                         };                     << 
679                                                << 
680                         siram1: siram@1000 {   << 
681                                 compatible = " << 
682                                                << 
683                                 reg = <0x1000  << 
684                         };                     << 
685                                                << 
686                         ucc@2000 {             << 
687                                 cell-index = < << 
688                                 reg = <0x2000  << 
689                                 interrupts = < << 
690                                 interrupt-pare << 
691                         };                     << 
692                                                << 
693                         ucc@2200 {             << 
694                                 cell-index = < << 
695                                 reg = <0x2200  << 
696                                 interrupts = < << 
697                                 interrupt-pare << 
698                         };                     << 
699                                                << 
700                         muram@10000 {          << 
701                                 #address-cells << 
702                                 #size-cells =  << 
703                                 compatible = " << 
704                                 ranges = <0x0  << 
705                                                << 
706                                 data-only@0 {  << 
707                                         compat << 
708                                         "fsl,c << 
709                                         reg =  << 
710                                 };             << 
711                         };                     << 
712                 };                             << 
713                                                << 
714                 lpuart0: serial@2950000 {         528                 lpuart0: serial@2950000 {
715                         compatible = "fsl,ls10    529                         compatible = "fsl,ls1021a-lpuart";
716                         reg = <0x0 0x2950000 0    530                         reg = <0x0 0x2950000 0x0 0x1000>;
717                         interrupts = <GIC_SPI  !! 531                         interrupts = <0 48 0x4>;
718                         clocks = <&clockgen QO !! 532                         clocks = <&clockgen 0 0>;
719                         clock-names = "ipg";      533                         clock-names = "ipg";
720                         status = "disabled";      534                         status = "disabled";
721                 };                                535                 };
722                                                   536 
723                 lpuart1: serial@2960000 {         537                 lpuart1: serial@2960000 {
724                         compatible = "fsl,ls10    538                         compatible = "fsl,ls1021a-lpuart";
725                         reg = <0x0 0x2960000 0    539                         reg = <0x0 0x2960000 0x0 0x1000>;
726                         interrupts = <GIC_SPI  !! 540                         interrupts = <0 49 0x4>;
727                         clocks = <&clockgen QO !! 541                         clocks = <&clockgen 4 0>;
728                                             QO << 
729                         clock-names = "ipg";      542                         clock-names = "ipg";
730                         status = "disabled";      543                         status = "disabled";
731                 };                                544                 };
732                                                   545 
733                 lpuart2: serial@2970000 {         546                 lpuart2: serial@2970000 {
734                         compatible = "fsl,ls10    547                         compatible = "fsl,ls1021a-lpuart";
735                         reg = <0x0 0x2970000 0    548                         reg = <0x0 0x2970000 0x0 0x1000>;
736                         interrupts = <GIC_SPI  !! 549                         interrupts = <0 50 0x4>;
737                         clocks = <&clockgen QO !! 550                         clocks = <&clockgen 4 0>;
738                                             QO << 
739                         clock-names = "ipg";      551                         clock-names = "ipg";
740                         status = "disabled";      552                         status = "disabled";
741                 };                                553                 };
742                                                   554 
743                 lpuart3: serial@2980000 {         555                 lpuart3: serial@2980000 {
744                         compatible = "fsl,ls10    556                         compatible = "fsl,ls1021a-lpuart";
745                         reg = <0x0 0x2980000 0    557                         reg = <0x0 0x2980000 0x0 0x1000>;
746                         interrupts = <GIC_SPI  !! 558                         interrupts = <0 51 0x4>;
747                         clocks = <&clockgen QO !! 559                         clocks = <&clockgen 4 0>;
748                                             QO << 
749                         clock-names = "ipg";      560                         clock-names = "ipg";
750                         status = "disabled";      561                         status = "disabled";
751                 };                                562                 };
752                                                   563 
753                 lpuart4: serial@2990000 {         564                 lpuart4: serial@2990000 {
754                         compatible = "fsl,ls10    565                         compatible = "fsl,ls1021a-lpuart";
755                         reg = <0x0 0x2990000 0    566                         reg = <0x0 0x2990000 0x0 0x1000>;
756                         interrupts = <GIC_SPI  !! 567                         interrupts = <0 52 0x4>;
757                         clocks = <&clockgen QO !! 568                         clocks = <&clockgen 4 0>;
758                                             QO << 
759                         clock-names = "ipg";      569                         clock-names = "ipg";
760                         status = "disabled";      570                         status = "disabled";
761                 };                                571                 };
762                                                   572 
763                 lpuart5: serial@29a0000 {         573                 lpuart5: serial@29a0000 {
764                         compatible = "fsl,ls10    574                         compatible = "fsl,ls1021a-lpuart";
765                         reg = <0x0 0x29a0000 0    575                         reg = <0x0 0x29a0000 0x0 0x1000>;
766                         interrupts = <GIC_SPI  !! 576                         interrupts = <0 53 0x4>;
767                         clocks = <&clockgen QO !! 577                         clocks = <&clockgen 4 0>;
768                                             QO << 
769                         clock-names = "ipg";      578                         clock-names = "ipg";
770                         status = "disabled";      579                         status = "disabled";
771                 };                                580                 };
772                                                   581 
773                 wdog0: watchdog@2ad0000 {      !! 582                 wdog0: wdog@2ad0000 {
774                         compatible = "fsl,ls10    583                         compatible = "fsl,ls1043a-wdt", "fsl,imx21-wdt";
775                         reg = <0x0 0x2ad0000 0    584                         reg = <0x0 0x2ad0000 0x0 0x10000>;
776                         interrupts = <GIC_SPI  !! 585                         interrupts = <0 83 0x4>;
777                         clocks = <&clockgen QO !! 586                         clocks = <&clockgen 4 0>;
778                                             QO !! 587                         clock-names = "wdog";
779                         big-endian;               588                         big-endian;
780                 };                                589                 };
781                                                   590 
782                 edma0: dma-controller@2c00000  !! 591                 edma0: edma@2c00000 {
783                         #dma-cells = <2>;         592                         #dma-cells = <2>;
784                         compatible = "fsl,vf61    593                         compatible = "fsl,vf610-edma";
785                         reg = <0x0 0x2c00000 0    594                         reg = <0x0 0x2c00000 0x0 0x10000>,
786                               <0x0 0x2c10000 0    595                               <0x0 0x2c10000 0x0 0x10000>,
787                               <0x0 0x2c20000 0    596                               <0x0 0x2c20000 0x0 0x10000>;
788                         interrupts = <GIC_SPI  !! 597                         interrupts = <0 103 0x4>,
789                                      <GIC_SPI  !! 598                                      <0 103 0x4>;
790                         interrupt-names = "edm    599                         interrupt-names = "edma-tx", "edma-err";
791                         dma-channels = <32>;      600                         dma-channels = <32>;
792                         big-endian;               601                         big-endian;
793                         clock-names = "dmamux0    602                         clock-names = "dmamux0", "dmamux1";
794                         clocks = <&clockgen QO !! 603                         clocks = <&clockgen 4 0>,
795                                             QO !! 604                                  <&clockgen 4 0>;
796                                  <&clockgen QO << 
797                                             QO << 
798                 };                                605                 };
799                                                   606 
800                 aux_bus: bus {                 !! 607                 usb0: usb3@2f00000 {
801                         #address-cells = <2>;  !! 608                         compatible = "snps,dwc3";
802                         #size-cells = <2>;     !! 609                         reg = <0x0 0x2f00000 0x0 0x10000>;
803                         compatible = "simple-b !! 610                         interrupts = <0 60 0x4>;
804                         ranges;                !! 611                         dr_mode = "host";
805                         dma-ranges = <0x0 0x0  !! 612                         snps,quirk-frame-length-adjustment = <0x20>;
806                                                !! 613                         snps,dis_rxdet_inp3_quirk;
807                         usb0: usb@2f00000 {    !! 614                         snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>;
808                                 compatible = " !! 615                 };
809                                 reg = <0x0 0x2 !! 616 
810                                 interrupts = < !! 617                 usb1: usb3@3000000 {
811                                 dr_mode = "hos !! 618                         compatible = "snps,dwc3";
812                                 snps,quirk-fra !! 619                         reg = <0x0 0x3000000 0x0 0x10000>;
813                                 snps,dis_rxdet !! 620                         interrupts = <0 61 0x4>;
814                                 usb3-lpm-capab !! 621                         dr_mode = "host";
815                                 snps,incr-burs !! 622                         snps,quirk-frame-length-adjustment = <0x20>;
816                                 status = "disa !! 623                         snps,dis_rxdet_inp3_quirk;
817                         };                     !! 624                         snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>;
818                                                !! 625                 };
819                         usb1: usb@3000000 {    !! 626 
820                                 compatible = " !! 627                 usb2: usb3@3100000 {
821                                 reg = <0x0 0x3 !! 628                         compatible = "snps,dwc3";
822                                 interrupts = < !! 629                         reg = <0x0 0x3100000 0x0 0x10000>;
823                                 dr_mode = "hos !! 630                         interrupts = <0 63 0x4>;
824                                 snps,quirk-fra !! 631                         dr_mode = "host";
825                                 snps,dis_rxdet !! 632                         snps,quirk-frame-length-adjustment = <0x20>;
826                                 usb3-lpm-capab !! 633                         snps,dis_rxdet_inp3_quirk;
827                                 snps,incr-burs !! 634                         snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>;
828                                 status = "disa !! 635                 };
829                         };                     !! 636 
830                                                !! 637                 sata: sata@3200000 {
831                         usb2: usb@3100000 {    !! 638                         compatible = "fsl,ls1043a-ahci";
832                                 compatible = " !! 639                         reg = <0x0 0x3200000 0x0 0x10000>,
833                                 reg = <0x0 0x3 !! 640                                 <0x0 0x20140520 0x0 0x4>;
834                                 interrupts = < !! 641                         reg-names = "ahci", "sata-ecc";
835                                 dr_mode = "hos !! 642                         interrupts = <0 69 0x4>;
836                                 snps,quirk-fra !! 643                         clocks = <&clockgen 4 0>;
837                                 snps,dis_rxdet !! 644                         dma-coherent;
838                                 usb3-lpm-capab << 
839                                 snps,incr-burs << 
840                                 status = "disa << 
841                         };                     << 
842                                                << 
843                         sata: sata@3200000 {   << 
844                                 compatible = " << 
845                                 reg = <0x0 0x3 << 
846                                         <0x0 0 << 
847                                 reg-names = "a << 
848                                 interrupts = < << 
849                                 clocks = <&clo << 
850                                                << 
851                                 dma-coherent;  << 
852                         };                     << 
853                 };                                645                 };
854                                                   646 
855                 msi1: msi-controller1@1571000     647                 msi1: msi-controller1@1571000 {
856                         compatible = "fsl,ls10    648                         compatible = "fsl,ls1043a-msi";
857                         reg = <0x0 0x1571000 0    649                         reg = <0x0 0x1571000 0x0 0x8>;
858                         msi-controller;           650                         msi-controller;
859                         interrupts = <GIC_SPI  !! 651                         interrupts = <0 116 0x4>;
860                 };                                652                 };
861                                                   653 
862                 msi2: msi-controller2@1572000     654                 msi2: msi-controller2@1572000 {
863                         compatible = "fsl,ls10    655                         compatible = "fsl,ls1043a-msi";
864                         reg = <0x0 0x1572000 0    656                         reg = <0x0 0x1572000 0x0 0x8>;
865                         msi-controller;           657                         msi-controller;
866                         interrupts = <GIC_SPI  !! 658                         interrupts = <0 126 0x4>;
867                 };                                659                 };
868                                                   660 
869                 msi3: msi-controller3@1573000     661                 msi3: msi-controller3@1573000 {
870                         compatible = "fsl,ls10    662                         compatible = "fsl,ls1043a-msi";
871                         reg = <0x0 0x1573000 0    663                         reg = <0x0 0x1573000 0x0 0x8>;
872                         msi-controller;           664                         msi-controller;
873                         interrupts = <GIC_SPI  !! 665                         interrupts = <0 160 0x4>;
874                 };                                666                 };
875                                                   667 
876                 pcie1: pcie@3400000 {          !! 668                 pcie@3400000 {
877                         compatible = "fsl,ls10    669                         compatible = "fsl,ls1043a-pcie";
878                         reg = <0x00 0x03400000 !! 670                         reg = <0x00 0x03400000 0x0 0x00100000   /* controller registers */
879                               <0x40 0x00000000 !! 671                                0x40 0x00000000 0x0 0x00002000>; /* configuration space */
880                         reg-names = "regs", "c    672                         reg-names = "regs", "config";
881                         interrupts = <GIC_SPI  !! 673                         interrupts = <0 118 0x4>, /* controller interrupt */
882                                      <GIC_SPI  !! 674                                      <0 117 0x4>; /* PME interrupt */
883                         interrupt-names = "pme !! 675                         interrupt-names = "intr", "pme";
884                         #address-cells = <3>;     676                         #address-cells = <3>;
885                         #size-cells = <2>;        677                         #size-cells = <2>;
886                         device_type = "pci";      678                         device_type = "pci";
                                                   >> 679                         dma-coherent;
                                                   >> 680                         num-lanes = <4>;
887                         num-viewport = <6>;       681                         num-viewport = <6>;
888                         bus-range = <0x0 0xff>    682                         bus-range = <0x0 0xff>;
889                         ranges = <0x81000000 0    683                         ranges = <0x81000000 0x0 0x00000000 0x40 0x00010000 0x0 0x00010000   /* downstream I/O */
890                                   0x82000000 0    684                                   0x82000000 0x0 0x40000000 0x40 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
891                         msi-parent = <&msi1>,     685                         msi-parent = <&msi1>, <&msi2>, <&msi3>;
892                         #interrupt-cells = <1>    686                         #interrupt-cells = <1>;
893                         interrupt-map-mask = <    687                         interrupt-map-mask = <0 0 0 7>;
894                         interrupt-map = <0000     688                         interrupt-map = <0000 0 0 1 &gic 0 110 0x4>,
895                                         <0000     689                                         <0000 0 0 2 &gic 0 111 0x4>,
896                                         <0000     690                                         <0000 0 0 3 &gic 0 112 0x4>,
897                                         <0000     691                                         <0000 0 0 4 &gic 0 113 0x4>;
898                         fsl,pcie-scfg = <&scfg << 
899                         big-endian;            << 
900                         status = "disabled";      692                         status = "disabled";
901                 };                                693                 };
902                                                   694 
903                 pcie2: pcie@3500000 {          !! 695                 pcie@3500000 {
904                         compatible = "fsl,ls10    696                         compatible = "fsl,ls1043a-pcie";
905                         reg = <0x00 0x03500000 !! 697                         reg = <0x00 0x03500000 0x0 0x00100000   /* controller registers */
906                               <0x48 0x00000000 !! 698                                0x48 0x00000000 0x0 0x00002000>; /* configuration space */
907                         reg-names = "regs", "c    699                         reg-names = "regs", "config";
908                         interrupts = <GIC_SPI  !! 700                         interrupts = <0 128 0x4>,
909                                      <GIC_SPI  !! 701                                      <0 127 0x4>;
910                         interrupt-names = "pme !! 702                         interrupt-names = "intr", "pme";
911                         #address-cells = <3>;     703                         #address-cells = <3>;
912                         #size-cells = <2>;        704                         #size-cells = <2>;
913                         device_type = "pci";      705                         device_type = "pci";
                                                   >> 706                         dma-coherent;
                                                   >> 707                         num-lanes = <2>;
914                         num-viewport = <6>;       708                         num-viewport = <6>;
915                         bus-range = <0x0 0xff>    709                         bus-range = <0x0 0xff>;
916                         ranges = <0x81000000 0    710                         ranges = <0x81000000 0x0 0x00000000 0x48 0x00010000 0x0 0x00010000   /* downstream I/O */
917                                   0x82000000 0    711                                   0x82000000 0x0 0x40000000 0x48 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
918                         msi-parent = <&msi1>,     712                         msi-parent = <&msi1>, <&msi2>, <&msi3>;
919                         #interrupt-cells = <1>    713                         #interrupt-cells = <1>;
920                         interrupt-map-mask = <    714                         interrupt-map-mask = <0 0 0 7>;
921                         interrupt-map = <0000     715                         interrupt-map = <0000 0 0 1 &gic 0 120  0x4>,
922                                         <0000     716                                         <0000 0 0 2 &gic 0 121 0x4>,
923                                         <0000     717                                         <0000 0 0 3 &gic 0 122 0x4>,
924                                         <0000     718                                         <0000 0 0 4 &gic 0 123 0x4>;
925                         fsl,pcie-scfg = <&scfg << 
926                         big-endian;            << 
927                         status = "disabled";      719                         status = "disabled";
928                 };                                720                 };
929                                                   721 
930                 pcie3: pcie@3600000 {          !! 722                 pcie@3600000 {
931                         compatible = "fsl,ls10    723                         compatible = "fsl,ls1043a-pcie";
932                         reg = <0x00 0x03600000 !! 724                         reg = <0x00 0x03600000 0x0 0x00100000   /* controller registers */
933                               <0x50 0x00000000 !! 725                                0x50 0x00000000 0x0 0x00002000>; /* configuration space */
934                         reg-names = "regs", "c    726                         reg-names = "regs", "config";
935                         interrupts = <GIC_SPI  !! 727                         interrupts = <0 162 0x4>,
936                                      <GIC_SPI  !! 728                                      <0 161 0x4>;
937                         interrupt-names = "pme !! 729                         interrupt-names = "intr", "pme";
938                         #address-cells = <3>;     730                         #address-cells = <3>;
939                         #size-cells = <2>;        731                         #size-cells = <2>;
940                         device_type = "pci";      732                         device_type = "pci";
                                                   >> 733                         dma-coherent;
                                                   >> 734                         num-lanes = <2>;
941                         num-viewport = <6>;       735                         num-viewport = <6>;
942                         bus-range = <0x0 0xff>    736                         bus-range = <0x0 0xff>;
943                         ranges = <0x81000000 0    737                         ranges = <0x81000000 0x0 0x00000000 0x50 0x00010000 0x0 0x00010000   /* downstream I/O */
944                                   0x82000000 0    738                                   0x82000000 0x0 0x40000000 0x50 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
945                         msi-parent = <&msi1>,     739                         msi-parent = <&msi1>, <&msi2>, <&msi3>;
946                         #interrupt-cells = <1>    740                         #interrupt-cells = <1>;
947                         interrupt-map-mask = <    741                         interrupt-map-mask = <0 0 0 7>;
948                         interrupt-map = <0000     742                         interrupt-map = <0000 0 0 1 &gic 0 154 0x4>,
949                                         <0000     743                                         <0000 0 0 2 &gic 0 155 0x4>,
950                                         <0000     744                                         <0000 0 0 3 &gic 0 156 0x4>,
951                                         <0000     745                                         <0000 0 0 4 &gic 0 157 0x4>;
952                         fsl,pcie-scfg = <&scfg << 
953                         big-endian;            << 
954                         status = "disabled";      746                         status = "disabled";
955                 };                                747                 };
956                                                   748 
957                 qdma: dma-controller@8380000 {    749                 qdma: dma-controller@8380000 {
958                         compatible = "fsl,ls10 !! 750                         compatible = "fsl,ls1021a-qdma", "fsl,ls1043a-qdma";
959                         reg = <0x0 0x8380000 0    751                         reg = <0x0 0x8380000 0x0 0x1000>, /* Controller regs */
960                               <0x0 0x8390000 0    752                               <0x0 0x8390000 0x0 0x10000>, /* Status regs */
961                               <0x0 0x83a0000 0    753                               <0x0 0x83a0000 0x0 0x40000>; /* Block regs */
962                         interrupts = <GIC_SPI     754                         interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>,
963                                      <GIC_SPI     755                                      <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
964                                      <GIC_SPI     756                                      <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
965                                      <GIC_SPI     757                                      <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
966                                      <GIC_SPI     758                                      <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
967                         interrupt-names = "qdm    759                         interrupt-names = "qdma-error", "qdma-queue0",
968                                 "qdma-queue1",    760                                 "qdma-queue1", "qdma-queue2", "qdma-queue3";
969                         #dma-cells = <1>;      << 
970                         dma-channels = <8>;       761                         dma-channels = <8>;
971                         block-number = <1>;       762                         block-number = <1>;
972                         block-offset = <0x1000    763                         block-offset = <0x10000>;
973                         fsl,dma-queues = <2>;     764                         fsl,dma-queues = <2>;
974                         status-sizes = <64>;      765                         status-sizes = <64>;
975                         queue-sizes = <64 64>;    766                         queue-sizes = <64 64>;
976                         big-endian;               767                         big-endian;
977                 };                                768                 };
978                                                   769 
979                 rcpm: wakeup-controller@1ee214 << 
980                         compatible = "fsl,ls10 << 
981                         reg = <0x0 0x1ee2140 0 << 
982                         #fsl,rcpm-wakeup-cells << 
983                 };                             << 
984                                                << 
985                 ftm_alarm0: rtc@29d0000 {      << 
986                         compatible = "fsl,ls10 << 
987                         reg = <0x0 0x29d0000 0 << 
988                         fsl,rcpm-wakeup = <&rc << 
989                         interrupts = <GIC_SPI  << 
990                         big-endian;            << 
991                 };                             << 
992         };                                        770         };
993                                                   771 
994         firmware {                                772         firmware {
995                 optee {                           773                 optee {
996                         compatible = "linaro,o    774                         compatible = "linaro,optee-tz";
997                         method = "smc";           775                         method = "smc";
998                 };                                776                 };
999         };                                        777         };
1000                                                  778 
1001 };                                               779 };
1002                                                  780 
1003 #include "qoriq-qman-portals.dtsi"               781 #include "qoriq-qman-portals.dtsi"
1004 #include "qoriq-bman-portals.dtsi"               782 #include "qoriq-bman-portals.dtsi"
                                                      

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php