~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/scripts/dtc/include-prefixes/arm64/freescale/fsl-ls1043a.dtsi

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /scripts/dtc/include-prefixes/arm64/freescale/fsl-ls1043a.dtsi (Version linux-6.12-rc7) and /scripts/dtc/include-prefixes/arm64/freescale/fsl-ls1043a.dtsi (Version linux-6.1.116)


  1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)       1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
  2 /*                                                  2 /*
  3  * Device Tree Include file for NXP Layerscape      3  * Device Tree Include file for NXP Layerscape-1043A family SoC.
  4  *                                                  4  *
  5  * Copyright 2014-2015 Freescale Semiconductor      5  * Copyright 2014-2015 Freescale Semiconductor, Inc.
  6  * Copyright 2018, 2020 NXP                         6  * Copyright 2018, 2020 NXP
  7  *                                                  7  *
  8  * Mingkai Hu <Mingkai.hu@freescale.com>             8  * Mingkai Hu <Mingkai.hu@freescale.com>
  9  */                                                 9  */
 10                                                    10 
 11 #include <dt-bindings/clock/fsl,qoriq-clockgen     11 #include <dt-bindings/clock/fsl,qoriq-clockgen.h>
 12 #include <dt-bindings/thermal/thermal.h>           12 #include <dt-bindings/thermal/thermal.h>
 13 #include <dt-bindings/interrupt-controller/arm     13 #include <dt-bindings/interrupt-controller/arm-gic.h>
 14 #include <dt-bindings/gpio/gpio.h>                 14 #include <dt-bindings/gpio/gpio.h>
 15                                                    15 
 16 / {                                                16 / {
 17         compatible = "fsl,ls1043a";                17         compatible = "fsl,ls1043a";
 18         interrupt-parent = <&gic>;                 18         interrupt-parent = <&gic>;
 19         #address-cells = <2>;                      19         #address-cells = <2>;
 20         #size-cells = <2>;                         20         #size-cells = <2>;
 21                                                    21 
 22         aliases {                                  22         aliases {
 23                 crypto = &crypto;                  23                 crypto = &crypto;
 24                 fman0 = &fman0;                    24                 fman0 = &fman0;
 25                 ethernet0 = &enet0;                25                 ethernet0 = &enet0;
 26                 ethernet1 = &enet1;                26                 ethernet1 = &enet1;
 27                 ethernet2 = &enet2;                27                 ethernet2 = &enet2;
 28                 ethernet3 = &enet3;                28                 ethernet3 = &enet3;
 29                 ethernet4 = &enet4;                29                 ethernet4 = &enet4;
 30                 ethernet5 = &enet5;                30                 ethernet5 = &enet5;
 31                 ethernet6 = &enet6;                31                 ethernet6 = &enet6;
 32                 rtc1 = &ftm_alarm0;                32                 rtc1 = &ftm_alarm0;
 33         };                                         33         };
 34                                                    34 
 35         cpus {                                     35         cpus {
 36                 #address-cells = <1>;              36                 #address-cells = <1>;
 37                 #size-cells = <0>;                 37                 #size-cells = <0>;
 38                                                    38 
 39                 /*                                 39                 /*
 40                  * We expect the enable-method     40                  * We expect the enable-method for cpu's to be "psci", but this
 41                  * is dependent on the SoC FW,     41                  * is dependent on the SoC FW, which will fill this in.
 42                  *                                 42                  *
 43                  * Currently supported enable-     43                  * Currently supported enable-method is psci v0.2
 44                  */                                44                  */
 45                 cpu0: cpu@0 {                      45                 cpu0: cpu@0 {
 46                         device_type = "cpu";       46                         device_type = "cpu";
 47                         compatible = "arm,cort     47                         compatible = "arm,cortex-a53";
 48                         reg = <0x0>;               48                         reg = <0x0>;
 49                         clocks = <&clockgen QO     49                         clocks = <&clockgen QORIQ_CLK_CMUX 0>;
 50                         next-level-cache = <&l     50                         next-level-cache = <&l2>;
 51                         cpu-idle-states = <&CP     51                         cpu-idle-states = <&CPU_PH20>;
 52                         #cooling-cells = <2>;      52                         #cooling-cells = <2>;
 53                 };                                 53                 };
 54                                                    54 
 55                 cpu1: cpu@1 {                      55                 cpu1: cpu@1 {
 56                         device_type = "cpu";       56                         device_type = "cpu";
 57                         compatible = "arm,cort     57                         compatible = "arm,cortex-a53";
 58                         reg = <0x1>;               58                         reg = <0x1>;
 59                         clocks = <&clockgen QO     59                         clocks = <&clockgen QORIQ_CLK_CMUX 0>;
 60                         next-level-cache = <&l     60                         next-level-cache = <&l2>;
 61                         cpu-idle-states = <&CP     61                         cpu-idle-states = <&CPU_PH20>;
 62                         #cooling-cells = <2>;      62                         #cooling-cells = <2>;
 63                 };                                 63                 };
 64                                                    64 
 65                 cpu2: cpu@2 {                      65                 cpu2: cpu@2 {
 66                         device_type = "cpu";       66                         device_type = "cpu";
 67                         compatible = "arm,cort     67                         compatible = "arm,cortex-a53";
 68                         reg = <0x2>;               68                         reg = <0x2>;
 69                         clocks = <&clockgen QO     69                         clocks = <&clockgen QORIQ_CLK_CMUX 0>;
 70                         next-level-cache = <&l     70                         next-level-cache = <&l2>;
 71                         cpu-idle-states = <&CP     71                         cpu-idle-states = <&CPU_PH20>;
 72                         #cooling-cells = <2>;      72                         #cooling-cells = <2>;
 73                 };                                 73                 };
 74                                                    74 
 75                 cpu3: cpu@3 {                      75                 cpu3: cpu@3 {
 76                         device_type = "cpu";       76                         device_type = "cpu";
 77                         compatible = "arm,cort     77                         compatible = "arm,cortex-a53";
 78                         reg = <0x3>;               78                         reg = <0x3>;
 79                         clocks = <&clockgen QO     79                         clocks = <&clockgen QORIQ_CLK_CMUX 0>;
 80                         next-level-cache = <&l     80                         next-level-cache = <&l2>;
 81                         cpu-idle-states = <&CP     81                         cpu-idle-states = <&CPU_PH20>;
 82                         #cooling-cells = <2>;      82                         #cooling-cells = <2>;
 83                 };                                 83                 };
 84                                                    84 
 85                 l2: l2-cache {                     85                 l2: l2-cache {
 86                         compatible = "cache";      86                         compatible = "cache";
 87                         cache-level = <2>;     << 
 88                         cache-unified;         << 
 89                 };                                 87                 };
 90         };                                         88         };
 91                                                    89 
 92         idle-states {                              90         idle-states {
 93                 /*                                 91                 /*
 94                  * PSCI node is not added defa     92                  * PSCI node is not added default, U-boot will add missing
 95                  * parts if it determines to u     93                  * parts if it determines to use PSCI.
 96                  */                                94                  */
 97                 entry-method = "psci";             95                 entry-method = "psci";
 98                                                    96 
 99                 CPU_PH20: cpu-ph20 {               97                 CPU_PH20: cpu-ph20 {
100                         compatible = "arm,idle     98                         compatible = "arm,idle-state";
101                         idle-state-name = "PH2     99                         idle-state-name = "PH20";
102                         arm,psci-suspend-param    100                         arm,psci-suspend-param = <0x0>;
103                         entry-latency-us = <10    101                         entry-latency-us = <1000>;
104                         exit-latency-us = <100    102                         exit-latency-us = <1000>;
105                         min-residency-us = <30    103                         min-residency-us = <3000>;
106                 };                                104                 };
107         };                                        105         };
108                                                   106 
109         memory@80000000 {                         107         memory@80000000 {
110                 device_type = "memory";           108                 device_type = "memory";
111                 reg = <0x0 0x80000000 0 0x8000    109                 reg = <0x0 0x80000000 0 0x80000000>;
112                       /* DRAM space 1, size: 2    110                       /* DRAM space 1, size: 2GiB DRAM */
113         };                                        111         };
114                                                   112 
115         reserved-memory {                         113         reserved-memory {
116                 #address-cells = <2>;             114                 #address-cells = <2>;
117                 #size-cells = <2>;                115                 #size-cells = <2>;
118                 ranges;                           116                 ranges;
119                                                   117 
120                 bman_fbpr: bman-fbpr {            118                 bman_fbpr: bman-fbpr {
121                         compatible = "shared-d    119                         compatible = "shared-dma-pool";
122                         size = <0 0x1000000>;     120                         size = <0 0x1000000>;
123                         alignment = <0 0x10000    121                         alignment = <0 0x1000000>;
124                         no-map;                   122                         no-map;
125                 };                                123                 };
126                                                   124 
127                 qman_fqd: qman-fqd {              125                 qman_fqd: qman-fqd {
128                         compatible = "shared-d    126                         compatible = "shared-dma-pool";
129                         size = <0 0x400000>;      127                         size = <0 0x400000>;
130                         alignment = <0 0x40000    128                         alignment = <0 0x400000>;
131                         no-map;                   129                         no-map;
132                 };                                130                 };
133                                                   131 
134                 qman_pfdr: qman-pfdr {            132                 qman_pfdr: qman-pfdr {
135                         compatible = "shared-d    133                         compatible = "shared-dma-pool";
136                         size = <0 0x2000000>;     134                         size = <0 0x2000000>;
137                         alignment = <0 0x20000    135                         alignment = <0 0x2000000>;
138                         no-map;                   136                         no-map;
139                 };                                137                 };
140         };                                        138         };
141                                                   139 
142         sysclk: sysclk {                          140         sysclk: sysclk {
143                 compatible = "fixed-clock";       141                 compatible = "fixed-clock";
144                 #clock-cells = <0>;               142                 #clock-cells = <0>;
145                 clock-frequency = <100000000>;    143                 clock-frequency = <100000000>;
146                 clock-output-names = "sysclk";    144                 clock-output-names = "sysclk";
147         };                                        145         };
148                                                   146 
149         reboot {                                  147         reboot {
150                 compatible = "syscon-reboot";     148                 compatible = "syscon-reboot";
151                 regmap = <&dcfg>;                 149                 regmap = <&dcfg>;
152                 offset = <0xb0>;                  150                 offset = <0xb0>;
153                 mask = <0x02>;                    151                 mask = <0x02>;
154         };                                        152         };
155                                                   153 
156         thermal-zones {                           154         thermal-zones {
157                 ddr-thermal {                  !! 155                 ddr-controller {
158                         polling-delay-passive     156                         polling-delay-passive = <1000>;
159                         polling-delay = <5000>    157                         polling-delay = <5000>;
160                         thermal-sensors = <&tm    158                         thermal-sensors = <&tmu 0>;
161                                                   159 
162                         trips {                   160                         trips {
163                                 ddr-ctrler-ale    161                                 ddr-ctrler-alert {
164                                         temper    162                                         temperature = <85000>;
165                                         hyster    163                                         hysteresis = <2000>;
166                                         type =    164                                         type = "passive";
167                                 };                165                                 };
168                                                   166 
169                                 ddr-ctrler-cri    167                                 ddr-ctrler-crit {
170                                         temper    168                                         temperature = <95000>;
171                                         hyster    169                                         hysteresis = <2000>;
172                                         type =    170                                         type = "critical";
173                                 };                171                                 };
174                         };                        172                         };
175                 };                                173                 };
176                                                   174 
177                 serdes-thermal {               !! 175                 serdes {
178                         polling-delay-passive     176                         polling-delay-passive = <1000>;
179                         polling-delay = <5000>    177                         polling-delay = <5000>;
180                         thermal-sensors = <&tm    178                         thermal-sensors = <&tmu 1>;
181                                                   179 
182                         trips {                   180                         trips {
183                                 serdes-alert {    181                                 serdes-alert {
184                                         temper    182                                         temperature = <85000>;
185                                         hyster    183                                         hysteresis = <2000>;
186                                         type =    184                                         type = "passive";
187                                 };                185                                 };
188                                                   186 
189                                 serdes-crit {     187                                 serdes-crit {
190                                         temper    188                                         temperature = <95000>;
191                                         hyster    189                                         hysteresis = <2000>;
192                                         type =    190                                         type = "critical";
193                                 };                191                                 };
194                         };                        192                         };
195                 };                                193                 };
196                                                   194 
197                 fman-thermal {                 !! 195                 fman {
198                         polling-delay-passive     196                         polling-delay-passive = <1000>;
199                         polling-delay = <5000>    197                         polling-delay = <5000>;
200                         thermal-sensors = <&tm    198                         thermal-sensors = <&tmu 2>;
201                                                   199 
202                         trips {                   200                         trips {
203                                 fman-alert {      201                                 fman-alert {
204                                         temper    202                                         temperature = <85000>;
205                                         hyster    203                                         hysteresis = <2000>;
206                                         type =    204                                         type = "passive";
207                                 };                205                                 };
208                                                   206 
209                                 fman-crit {       207                                 fman-crit {
210                                         temper    208                                         temperature = <95000>;
211                                         hyster    209                                         hysteresis = <2000>;
212                                         type =    210                                         type = "critical";
213                                 };                211                                 };
214                         };                        212                         };
215                 };                                213                 };
216                                                   214 
217                 cluster-thermal {              !! 215                 core-cluster {
218                         polling-delay-passive     216                         polling-delay-passive = <1000>;
219                         polling-delay = <5000>    217                         polling-delay = <5000>;
220                         thermal-sensors = <&tm    218                         thermal-sensors = <&tmu 3>;
221                                                   219 
222                         trips {                   220                         trips {
223                                 core_cluster_a    221                                 core_cluster_alert: core-cluster-alert {
224                                         temper    222                                         temperature = <85000>;
225                                         hyster    223                                         hysteresis = <2000>;
226                                         type =    224                                         type = "passive";
227                                 };                225                                 };
228                                                   226 
229                                 core_cluster_c    227                                 core_cluster_crit: core-cluster-crit {
230                                         temper    228                                         temperature = <95000>;
231                                         hyster    229                                         hysteresis = <2000>;
232                                         type =    230                                         type = "critical";
233                                 };                231                                 };
234                         };                        232                         };
235                                                   233 
236                         cooling-maps {            234                         cooling-maps {
237                                 map0 {            235                                 map0 {
238                                         trip =    236                                         trip = <&core_cluster_alert>;
239                                         coolin    237                                         cooling-device =
240                                                   238                                                 <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
241                                                   239                                                 <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
242                                                   240                                                 <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
243                                                   241                                                 <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
244                                 };                242                                 };
245                         };                        243                         };
246                 };                                244                 };
247                                                   245 
248                 sec-thermal {                  !! 246                 sec {
249                         polling-delay-passive     247                         polling-delay-passive = <1000>;
250                         polling-delay = <5000>    248                         polling-delay = <5000>;
251                         thermal-sensors = <&tm    249                         thermal-sensors = <&tmu 4>;
252                                                   250 
253                         trips {                   251                         trips {
254                                 sec-alert {       252                                 sec-alert {
255                                         temper    253                                         temperature = <85000>;
256                                         hyster    254                                         hysteresis = <2000>;
257                                         type =    255                                         type = "passive";
258                                 };                256                                 };
259                                                   257 
260                                 sec-crit {        258                                 sec-crit {
261                                         temper    259                                         temperature = <95000>;
262                                         hyster    260                                         hysteresis = <2000>;
263                                         type =    261                                         type = "critical";
264                                 };                262                                 };
265                         };                        263                         };
266                 };                                264                 };
267         };                                        265         };
268                                                   266 
269         timer {                                   267         timer {
270                 compatible = "arm,armv8-timer"    268                 compatible = "arm,armv8-timer";
271                 interrupts = <GIC_PPI 13 (GIC_ !! 269                 interrupts = <1 13 0xf08>, /* Physical Secure PPI */
272                              <GIC_PPI 14 (GIC_ !! 270                              <1 14 0xf08>, /* Physical Non-Secure PPI */
273                              <GIC_PPI 11 (GIC_ !! 271                              <1 11 0xf08>, /* Virtual PPI */
274                              <GIC_PPI 10 (GIC_ !! 272                              <1 10 0xf08>; /* Hypervisor PPI */
275                 fsl,erratum-a008585;              273                 fsl,erratum-a008585;
276         };                                        274         };
277                                                   275 
278         pmu {                                     276         pmu {
279                 compatible = "arm,cortex-a53-p !! 277                 compatible = "arm,armv8-pmuv3";
280                 interrupts = <GIC_SPI 106 IRQ_ !! 278                 interrupts = <0 106 0x4>,
281                              <GIC_SPI 107 IRQ_ !! 279                              <0 107 0x4>,
282                              <GIC_SPI 95 IRQ_T !! 280                              <0 95 0x4>,
283                              <GIC_SPI 97 IRQ_T !! 281                              <0 97 0x4>;
284                 interrupt-affinity = <&cpu0>,     282                 interrupt-affinity = <&cpu0>,
285                                      <&cpu1>,     283                                      <&cpu1>,
286                                      <&cpu2>,     284                                      <&cpu2>,
287                                      <&cpu3>;     285                                      <&cpu3>;
288         };                                        286         };
289                                                   287 
290         gic: interrupt-controller@1400000 {       288         gic: interrupt-controller@1400000 {
291                 compatible = "arm,gic-400";       289                 compatible = "arm,gic-400";
292                 #interrupt-cells = <3>;           290                 #interrupt-cells = <3>;
293                 interrupt-controller;             291                 interrupt-controller;
294                 reg = <0x0 0x1401000 0 0x1000>    292                 reg = <0x0 0x1401000 0 0x1000>, /* GICD */
295                       <0x0 0x1402000 0 0x2000>    293                       <0x0 0x1402000 0 0x2000>, /* GICC */
296                       <0x0 0x1404000 0 0x2000>    294                       <0x0 0x1404000 0 0x2000>, /* GICH */
297                       <0x0 0x1406000 0 0x2000>    295                       <0x0 0x1406000 0 0x2000>; /* GICV */
298                 interrupts = <GIC_PPI 9 (GIC_C !! 296                 interrupts = <1 9 0xf08>;
299         };                                        297         };
300                                                   298 
301         soc: soc {                                299         soc: soc {
302                 compatible = "simple-bus";        300                 compatible = "simple-bus";
303                 #address-cells = <2>;             301                 #address-cells = <2>;
304                 #size-cells = <2>;                302                 #size-cells = <2>;
305                 ranges;                           303                 ranges;
306                 dma-ranges = <0x0 0x0 0x0 0x0     304                 dma-ranges = <0x0 0x0 0x0 0x0 0x10000 0x00000000>;
307                 dma-coherent;                     305                 dma-coherent;
308                                                   306 
309                 clockgen: clocking@1ee1000 {      307                 clockgen: clocking@1ee1000 {
310                         compatible = "fsl,ls10    308                         compatible = "fsl,ls1043a-clockgen";
311                         reg = <0x0 0x1ee1000 0    309                         reg = <0x0 0x1ee1000 0x0 0x1000>;
312                         #clock-cells = <2>;       310                         #clock-cells = <2>;
313                         clocks = <&sysclk>;       311                         clocks = <&sysclk>;
314                 };                                312                 };
315                                                   313 
316                 scfg: scfg@1570000 {              314                 scfg: scfg@1570000 {
317                         compatible = "fsl,ls10    315                         compatible = "fsl,ls1043a-scfg", "syscon";
318                         reg = <0x0 0x1570000 0    316                         reg = <0x0 0x1570000 0x0 0x10000>;
319                         big-endian;               317                         big-endian;
320                         #address-cells = <1>;     318                         #address-cells = <1>;
321                         #size-cells = <1>;        319                         #size-cells = <1>;
322                         ranges = <0x0 0x0 0x15    320                         ranges = <0x0 0x0 0x1570000 0x10000>;
323                                                   321 
324                         extirq: interrupt-cont    322                         extirq: interrupt-controller@1ac {
325                                 compatible = "    323                                 compatible = "fsl,ls1043a-extirq";
326                                 #interrupt-cel    324                                 #interrupt-cells = <2>;
327                                 #address-cells    325                                 #address-cells = <0>;
328                                 interrupt-cont    326                                 interrupt-controller;
329                                 reg = <0x1ac 4    327                                 reg = <0x1ac 4>;
330                                 interrupt-map     328                                 interrupt-map =
331                                         <0 0 &    329                                         <0 0 &gic GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
332                                         <1 0 &    330                                         <1 0 &gic GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
333                                         <2 0 &    331                                         <2 0 &gic GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
334                                         <3 0 &    332                                         <3 0 &gic GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
335                                         <4 0 &    333                                         <4 0 &gic GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
336                                         <5 0 &    334                                         <5 0 &gic GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
337                                         <6 0 &    335                                         <6 0 &gic GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>,
338                                         <7 0 &    336                                         <7 0 &gic GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>,
339                                         <8 0 &    337                                         <8 0 &gic GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>,
340                                         <9 0 &    338                                         <9 0 &gic GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>,
341                                         <10 0     339                                         <10 0 &gic GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>,
342                                         <11 0     340                                         <11 0 &gic GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>;
343                                 interrupt-map-    341                                 interrupt-map-mask = <0xf 0x0>;
344                         };                        342                         };
345                 };                                343                 };
346                                                   344 
347                 crypto: crypto@1700000 {          345                 crypto: crypto@1700000 {
348                         compatible = "fsl,sec-    346                         compatible = "fsl,sec-v5.4", "fsl,sec-v5.0",
349                                      "fsl,sec-    347                                      "fsl,sec-v4.0";
350                         fsl,sec-era = <3>;        348                         fsl,sec-era = <3>;
351                         #address-cells = <1>;     349                         #address-cells = <1>;
352                         #size-cells = <1>;        350                         #size-cells = <1>;
353                         ranges = <0x0 0x00 0x1    351                         ranges = <0x0 0x00 0x1700000 0x100000>;
354                         reg = <0x00 0x1700000     352                         reg = <0x00 0x1700000 0x0 0x100000>;
355                         interrupts = <GIC_SPI  !! 353                         interrupts = <0 75 0x4>;
356                         dma-coherent;             354                         dma-coherent;
357                                                   355 
358                         sec_jr0: jr@10000 {       356                         sec_jr0: jr@10000 {
359                                 compatible = "    357                                 compatible = "fsl,sec-v5.4-job-ring",
360                                              "    358                                              "fsl,sec-v5.0-job-ring",
361                                              "    359                                              "fsl,sec-v4.0-job-ring";
362                                 reg = <0x10000    360                                 reg = <0x10000 0x10000>;
363                                 interrupts = < !! 361                                 interrupts = <0 71 0x4>;
364                         };                        362                         };
365                                                   363 
366                         sec_jr1: jr@20000 {       364                         sec_jr1: jr@20000 {
367                                 compatible = "    365                                 compatible = "fsl,sec-v5.4-job-ring",
368                                              "    366                                              "fsl,sec-v5.0-job-ring",
369                                              "    367                                              "fsl,sec-v4.0-job-ring";
370                                 reg = <0x20000    368                                 reg = <0x20000 0x10000>;
371                                 interrupts = < !! 369                                 interrupts = <0 72 0x4>;
372                         };                        370                         };
373                                                   371 
374                         sec_jr2: jr@30000 {       372                         sec_jr2: jr@30000 {
375                                 compatible = "    373                                 compatible = "fsl,sec-v5.4-job-ring",
376                                              "    374                                              "fsl,sec-v5.0-job-ring",
377                                              "    375                                              "fsl,sec-v4.0-job-ring";
378                                 reg = <0x30000    376                                 reg = <0x30000 0x10000>;
379                                 interrupts = < !! 377                                 interrupts = <0 73 0x4>;
380                         };                        378                         };
381                                                   379 
382                         sec_jr3: jr@40000 {       380                         sec_jr3: jr@40000 {
383                                 compatible = "    381                                 compatible = "fsl,sec-v5.4-job-ring",
384                                              "    382                                              "fsl,sec-v5.0-job-ring",
385                                              "    383                                              "fsl,sec-v4.0-job-ring";
386                                 reg = <0x40000    384                                 reg = <0x40000 0x10000>;
387                                 interrupts = < !! 385                                 interrupts = <0 74 0x4>;
388                         };                        386                         };
389                 };                                387                 };
390                                                   388 
391                 sfp: efuse@1e80000 {              389                 sfp: efuse@1e80000 {
392                         compatible = "fsl,ls10    390                         compatible = "fsl,ls1021a-sfp";
393                         reg = <0x0 0x1e80000 0    391                         reg = <0x0 0x1e80000 0x0 0x10000>;
394                         clocks = <&clockgen QO    392                         clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
395                                             QO    393                                             QORIQ_CLK_PLL_DIV(4)>;
396                         clock-names = "sfp";      394                         clock-names = "sfp";
397                 };                                395                 };
398                                                   396 
399                 dcfg: dcfg@1ee0000 {              397                 dcfg: dcfg@1ee0000 {
400                         compatible = "fsl,ls10    398                         compatible = "fsl,ls1043a-dcfg", "syscon";
401                         reg = <0x0 0x1ee0000 0    399                         reg = <0x0 0x1ee0000 0x0 0x1000>;
402                         big-endian;               400                         big-endian;
403                 };                                401                 };
404                                                   402 
405                 ifc: memory-controller@1530000    403                 ifc: memory-controller@1530000 {
406                         compatible = "fsl,ifc"    404                         compatible = "fsl,ifc";
407                         reg = <0x0 0x1530000 0    405                         reg = <0x0 0x1530000 0x0 0x10000>;
408                         interrupts = <GIC_SPI  !! 406                         interrupts = <0 43 0x4>;
409                 };                                407                 };
410                                                   408 
411                 qspi: spi@1550000 {               409                 qspi: spi@1550000 {
412                         compatible = "fsl,ls10    410                         compatible = "fsl,ls1043a-qspi", "fsl,ls1021a-qspi";
413                         #address-cells = <1>;     411                         #address-cells = <1>;
414                         #size-cells = <0>;        412                         #size-cells = <0>;
415                         reg = <0x0 0x1550000 0    413                         reg = <0x0 0x1550000 0x0 0x10000>,
416                                 <0x0 0x4000000    414                                 <0x0 0x40000000 0x0 0x4000000>;
417                         reg-names = "QuadSPI",    415                         reg-names = "QuadSPI", "QuadSPI-memory";
418                         interrupts = <GIC_SPI  !! 416                         interrupts = <0 99 0x4>;
419                         clock-names = "qspi_en    417                         clock-names = "qspi_en", "qspi";
420                         clocks = <&clockgen QO    418                         clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
421                                             QO    419                                             QORIQ_CLK_PLL_DIV(1)>,
422                                  <&clockgen QO    420                                  <&clockgen QORIQ_CLK_PLATFORM_PLL
423                                             QO    421                                             QORIQ_CLK_PLL_DIV(1)>;
424                         status = "disabled";      422                         status = "disabled";
425                 };                                423                 };
426                                                   424 
427                 esdhc: mmc@1560000 {           !! 425                 esdhc: esdhc@1560000 {
428                         compatible = "fsl,ls10    426                         compatible = "fsl,ls1043a-esdhc", "fsl,esdhc";
429                         reg = <0x0 0x1560000 0    427                         reg = <0x0 0x1560000 0x0 0x10000>;
430                         interrupts = <GIC_SPI  !! 428                         interrupts = <0 62 0x4>;
431                         clock-frequency = <0>;    429                         clock-frequency = <0>;
432                         voltage-ranges = <1800    430                         voltage-ranges = <1800 1800 3300 3300>;
433                         sdhci,auto-cmd12;         431                         sdhci,auto-cmd12;
                                                   >> 432                         big-endian;
434                         bus-width = <4>;          433                         bus-width = <4>;
435                 };                                434                 };
436                                                   435 
437                 ddr: memory-controller@1080000    436                 ddr: memory-controller@1080000 {
438                         compatible = "fsl,qori    437                         compatible = "fsl,qoriq-memory-controller";
439                         reg = <0x0 0x1080000 0    438                         reg = <0x0 0x1080000 0x0 0x1000>;
440                         interrupts = <GIC_SPI  !! 439                         interrupts = <0 144 0x4>;
                                                   >> 440                         big-endian;
441                 };                                441                 };
442                                                   442 
443                 tmu: tmu@1f00000 {                443                 tmu: tmu@1f00000 {
444                         compatible = "fsl,qori    444                         compatible = "fsl,qoriq-tmu";
445                         reg = <0x0 0x1f00000 0    445                         reg = <0x0 0x1f00000 0x0 0x10000>;
446                         interrupts = <GIC_SPI  !! 446                         interrupts = <0 33 0x4>;
447                         fsl,tmu-range = <0xb00    447                         fsl,tmu-range = <0xb0000 0x9002a 0x6004c 0x70062>;
448                         fsl,tmu-calibration =  !! 448                         fsl,tmu-calibration = <0x00000000 0x00000023
449                                         <0x000 !! 449                                                0x00000001 0x0000002a
450                                         <0x000 !! 450                                                0x00000002 0x00000031
451                                         <0x000 !! 451                                                0x00000003 0x00000037
452                                         <0x000 !! 452                                                0x00000004 0x0000003e
453                                         <0x000 !! 453                                                0x00000005 0x00000044
454                                         <0x000 !! 454                                                0x00000006 0x0000004b
455                                         <0x000 !! 455                                                0x00000007 0x00000051
456                                         <0x000 !! 456                                                0x00000008 0x00000058
457                                         <0x000 !! 457                                                0x00000009 0x0000005e
458                                         <0x000 !! 458                                                0x0000000a 0x00000065
459                                         <0x000 !! 459                                                0x0000000b 0x0000006b
460                                         <0x000 !! 460 
461                                                !! 461                                                0x00010000 0x00000023
462                                         <0x000 !! 462                                                0x00010001 0x0000002b
463                                         <0x000 !! 463                                                0x00010002 0x00000033
464                                         <0x000 !! 464                                                0x00010003 0x0000003b
465                                         <0x000 !! 465                                                0x00010004 0x00000043
466                                         <0x000 !! 466                                                0x00010005 0x0000004b
467                                         <0x000 !! 467                                                0x00010006 0x00000054
468                                         <0x000 !! 468                                                0x00010007 0x0000005c
469                                         <0x000 !! 469                                                0x00010008 0x00000064
470                                         <0x000 !! 470                                                0x00010009 0x0000006c
471                                         <0x000 !! 471 
472                                                !! 472                                                0x00020000 0x00000021
473                                         <0x000 !! 473                                                0x00020001 0x0000002c
474                                         <0x000 !! 474                                                0x00020002 0x00000036
475                                         <0x000 !! 475                                                0x00020003 0x00000040
476                                         <0x000 !! 476                                                0x00020004 0x0000004b
477                                         <0x000 !! 477                                                0x00020005 0x00000055
478                                         <0x000 !! 478                                                0x00020006 0x0000005f
479                                         <0x000 !! 479 
480                                                !! 480                                                0x00030000 0x00000013
481                                         <0x000 !! 481                                                0x00030001 0x0000001d
482                                         <0x000 !! 482                                                0x00030002 0x00000028
483                                         <0x000 !! 483                                                0x00030003 0x00000032
484                                         <0x000 !! 484                                                0x00030004 0x0000003d
485                                         <0x000 !! 485                                                0x00030005 0x00000047
486                                         <0x000 !! 486                                                0x00030006 0x00000052
487                                         <0x000 !! 487                                                0x00030007 0x0000005c>;
488                                         <0x000 << 
489                         #thermal-sensor-cells     488                         #thermal-sensor-cells = <1>;
490                 };                                489                 };
491                                                   490 
492                 qman: qman@1880000 {              491                 qman: qman@1880000 {
493                         compatible = "fsl,qman    492                         compatible = "fsl,qman";
494                         reg = <0x0 0x1880000 0    493                         reg = <0x0 0x1880000 0x0 0x10000>;
495                         interrupts = <GIC_SPI     494                         interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
496                         memory-region = <&qman    495                         memory-region = <&qman_fqd &qman_pfdr>;
497                 };                                496                 };
498                                                   497 
499                 bman: bman@1890000 {              498                 bman: bman@1890000 {
500                         compatible = "fsl,bman    499                         compatible = "fsl,bman";
501                         reg = <0x0 0x1890000 0    500                         reg = <0x0 0x1890000 0x0 0x10000>;
502                         interrupts = <GIC_SPI     501                         interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
503                         memory-region = <&bman    502                         memory-region = <&bman_fbpr>;
504                 };                                503                 };
505                                                   504 
506                 bportals: bman-portals-bus@508 !! 505                 bportals: bman-portals@508000000 {
507                         ranges = <0x0 0x5 0x08    506                         ranges = <0x0 0x5 0x08000000 0x8000000>;
508                 };                                507                 };
509                                                   508 
510                 qportals: qman-portals-bus@500 !! 509                 qportals: qman-portals@500000000 {
511                         ranges = <0x0 0x5 0x00    510                         ranges = <0x0 0x5 0x00000000 0x8000000>;
512                 };                                511                 };
513                                                   512 
514                 dspi0: spi@2100000 {              513                 dspi0: spi@2100000 {
515                         compatible = "fsl,ls10    514                         compatible = "fsl,ls1043a-dspi", "fsl,ls1021a-v1.0-dspi";
516                         #address-cells = <1>;     515                         #address-cells = <1>;
517                         #size-cells = <0>;        516                         #size-cells = <0>;
518                         reg = <0x0 0x2100000 0    517                         reg = <0x0 0x2100000 0x0 0x10000>;
519                         interrupts = <GIC_SPI  !! 518                         interrupts = <0 64 0x4>;
                                                   >> 519                         clock-names = "dspi";
                                                   >> 520                         clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
                                                   >> 521                                             QORIQ_CLK_PLL_DIV(1)>;
                                                   >> 522                         spi-num-chipselects = <5>;
                                                   >> 523                         big-endian;
                                                   >> 524                         status = "disabled";
                                                   >> 525                 };
                                                   >> 526 
                                                   >> 527                 dspi1: spi@2110000 {
                                                   >> 528                         compatible = "fsl,ls1043a-dspi", "fsl,ls1021a-v1.0-dspi";
                                                   >> 529                         #address-cells = <1>;
                                                   >> 530                         #size-cells = <0>;
                                                   >> 531                         reg = <0x0 0x2110000 0x0 0x10000>;
                                                   >> 532                         interrupts = <0 65 0x4>;
520                         clock-names = "dspi";     533                         clock-names = "dspi";
521                         clocks = <&clockgen QO    534                         clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
522                                             QO    535                                             QORIQ_CLK_PLL_DIV(1)>;
523                         spi-num-chipselects =     536                         spi-num-chipselects = <5>;
524                         big-endian;               537                         big-endian;
525                         status = "disabled";      538                         status = "disabled";
526                 };                                539                 };
527                                                   540 
528                 i2c0: i2c@2180000 {               541                 i2c0: i2c@2180000 {
529                         compatible = "fsl,ls10    542                         compatible = "fsl,ls1043a-i2c", "fsl,vf610-i2c";
530                         #address-cells = <1>;     543                         #address-cells = <1>;
531                         #size-cells = <0>;        544                         #size-cells = <0>;
532                         reg = <0x0 0x2180000 0    545                         reg = <0x0 0x2180000 0x0 0x10000>;
533                         interrupts = <GIC_SPI  !! 546                         interrupts = <0 56 0x4>;
534                         clock-names = "ipg";   !! 547                         clock-names = "i2c";
535                         clocks = <&clockgen QO    548                         clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
536                                             QO    549                                             QORIQ_CLK_PLL_DIV(1)>;
537                         dmas = <&edma0 1 38>,     550                         dmas = <&edma0 1 38>,
538                                <&edma0 1 39>;     551                                <&edma0 1 39>;
539                         dma-names = "rx", "tx"    552                         dma-names = "rx", "tx";
540                         status = "disabled";      553                         status = "disabled";
541                 };                                554                 };
542                                                   555 
543                 i2c1: i2c@2190000 {               556                 i2c1: i2c@2190000 {
544                         compatible = "fsl,ls10    557                         compatible = "fsl,ls1043a-i2c", "fsl,vf610-i2c";
545                         #address-cells = <1>;     558                         #address-cells = <1>;
546                         #size-cells = <0>;        559                         #size-cells = <0>;
547                         reg = <0x0 0x2190000 0    560                         reg = <0x0 0x2190000 0x0 0x10000>;
548                         interrupts = <GIC_SPI  !! 561                         interrupts = <0 57 0x4>;
549                         clock-names = "ipg";   !! 562                         clock-names = "i2c";
550                         clocks = <&clockgen QO    563                         clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
551                                             QO    564                                             QORIQ_CLK_PLL_DIV(1)>;
552                         scl-gpios = <&gpio4 2     565                         scl-gpios = <&gpio4 2 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
553                         status = "disabled";      566                         status = "disabled";
554                 };                                567                 };
555                                                   568 
556                 i2c2: i2c@21a0000 {               569                 i2c2: i2c@21a0000 {
557                         compatible = "fsl,ls10    570                         compatible = "fsl,ls1043a-i2c", "fsl,vf610-i2c";
558                         #address-cells = <1>;     571                         #address-cells = <1>;
559                         #size-cells = <0>;        572                         #size-cells = <0>;
560                         reg = <0x0 0x21a0000 0    573                         reg = <0x0 0x21a0000 0x0 0x10000>;
561                         interrupts = <GIC_SPI  !! 574                         interrupts = <0 58 0x4>;
562                         clock-names = "ipg";   !! 575                         clock-names = "i2c";
563                         clocks = <&clockgen QO    576                         clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
564                                             QO    577                                             QORIQ_CLK_PLL_DIV(1)>;
565                         scl-gpios = <&gpio4 10    578                         scl-gpios = <&gpio4 10 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
566                         status = "disabled";      579                         status = "disabled";
567                 };                                580                 };
568                                                   581 
569                 i2c3: i2c@21b0000 {               582                 i2c3: i2c@21b0000 {
570                         compatible = "fsl,ls10    583                         compatible = "fsl,ls1043a-i2c", "fsl,vf610-i2c";
571                         #address-cells = <1>;     584                         #address-cells = <1>;
572                         #size-cells = <0>;        585                         #size-cells = <0>;
573                         reg = <0x0 0x21b0000 0    586                         reg = <0x0 0x21b0000 0x0 0x10000>;
574                         interrupts = <GIC_SPI  !! 587                         interrupts = <0 59 0x4>;
575                         clock-names = "ipg";   !! 588                         clock-names = "i2c";
576                         clocks = <&clockgen QO    589                         clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
577                                             QO    590                                             QORIQ_CLK_PLL_DIV(1)>;
578                         scl-gpios = <&gpio4 12    591                         scl-gpios = <&gpio4 12 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
579                         status = "disabled";      592                         status = "disabled";
580                 };                                593                 };
581                                                   594 
582                 duart0: serial@21c0500 {          595                 duart0: serial@21c0500 {
583                         compatible = "fsl,ns16    596                         compatible = "fsl,ns16550", "ns16550a";
584                         reg = <0x00 0x21c0500     597                         reg = <0x00 0x21c0500 0x0 0x100>;
585                         interrupts = <GIC_SPI  !! 598                         interrupts = <0 54 0x4>;
586                         clocks = <&clockgen QO    599                         clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
587                                             QO    600                                             QORIQ_CLK_PLL_DIV(1)>;
588                 };                                601                 };
589                                                   602 
590                 duart1: serial@21c0600 {          603                 duart1: serial@21c0600 {
591                         compatible = "fsl,ns16    604                         compatible = "fsl,ns16550", "ns16550a";
592                         reg = <0x00 0x21c0600     605                         reg = <0x00 0x21c0600 0x0 0x100>;
593                         interrupts = <GIC_SPI  !! 606                         interrupts = <0 54 0x4>;
594                         clocks = <&clockgen QO    607                         clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
595                                             QO    608                                             QORIQ_CLK_PLL_DIV(1)>;
596                 };                                609                 };
597                                                   610 
598                 duart2: serial@21d0500 {          611                 duart2: serial@21d0500 {
599                         compatible = "fsl,ns16    612                         compatible = "fsl,ns16550", "ns16550a";
600                         reg = <0x0 0x21d0500 0    613                         reg = <0x0 0x21d0500 0x0 0x100>;
601                         interrupts = <GIC_SPI  !! 614                         interrupts = <0 55 0x4>;
602                         clocks = <&clockgen QO    615                         clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
603                                             QO    616                                             QORIQ_CLK_PLL_DIV(1)>;
604                 };                                617                 };
605                                                   618 
606                 duart3: serial@21d0600 {          619                 duart3: serial@21d0600 {
607                         compatible = "fsl,ns16    620                         compatible = "fsl,ns16550", "ns16550a";
608                         reg = <0x0 0x21d0600 0    621                         reg = <0x0 0x21d0600 0x0 0x100>;
609                         interrupts = <GIC_SPI  !! 622                         interrupts = <0 55 0x4>;
610                         clocks = <&clockgen QO    623                         clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
611                                             QO    624                                             QORIQ_CLK_PLL_DIV(1)>;
612                 };                                625                 };
613                                                   626 
614                 gpio1: gpio@2300000 {             627                 gpio1: gpio@2300000 {
615                         compatible = "fsl,ls10    628                         compatible = "fsl,ls1043a-gpio", "fsl,qoriq-gpio";
616                         reg = <0x0 0x2300000 0    629                         reg = <0x0 0x2300000 0x0 0x10000>;
617                         interrupts = <GIC_SPI  !! 630                         interrupts = <0 66 0x4>;
618                         gpio-controller;          631                         gpio-controller;
619                         #gpio-cells = <2>;        632                         #gpio-cells = <2>;
620                         interrupt-controller;     633                         interrupt-controller;
621                         #interrupt-cells = <2>    634                         #interrupt-cells = <2>;
622                 };                                635                 };
623                                                   636 
624                 gpio2: gpio@2310000 {             637                 gpio2: gpio@2310000 {
625                         compatible = "fsl,ls10    638                         compatible = "fsl,ls1043a-gpio", "fsl,qoriq-gpio";
626                         reg = <0x0 0x2310000 0    639                         reg = <0x0 0x2310000 0x0 0x10000>;
627                         interrupts = <GIC_SPI  !! 640                         interrupts = <0 67 0x4>;
628                         gpio-controller;          641                         gpio-controller;
629                         #gpio-cells = <2>;        642                         #gpio-cells = <2>;
630                         interrupt-controller;     643                         interrupt-controller;
631                         #interrupt-cells = <2>    644                         #interrupt-cells = <2>;
632                 };                                645                 };
633                                                   646 
634                 gpio3: gpio@2320000 {             647                 gpio3: gpio@2320000 {
635                         compatible = "fsl,ls10    648                         compatible = "fsl,ls1043a-gpio", "fsl,qoriq-gpio";
636                         reg = <0x0 0x2320000 0    649                         reg = <0x0 0x2320000 0x0 0x10000>;
637                         interrupts = <GIC_SPI  !! 650                         interrupts = <0 68 0x4>;
638                         gpio-controller;          651                         gpio-controller;
639                         #gpio-cells = <2>;        652                         #gpio-cells = <2>;
640                         interrupt-controller;     653                         interrupt-controller;
641                         #interrupt-cells = <2>    654                         #interrupt-cells = <2>;
642                 };                                655                 };
643                                                   656 
644                 gpio4: gpio@2330000 {             657                 gpio4: gpio@2330000 {
645                         compatible = "fsl,ls10    658                         compatible = "fsl,ls1043a-gpio", "fsl,qoriq-gpio";
646                         reg = <0x0 0x2330000 0    659                         reg = <0x0 0x2330000 0x0 0x10000>;
647                         interrupts = <GIC_SPI  !! 660                         interrupts = <0 134 0x4>;
648                         gpio-controller;          661                         gpio-controller;
649                         #gpio-cells = <2>;        662                         #gpio-cells = <2>;
650                         interrupt-controller;     663                         interrupt-controller;
651                         #interrupt-cells = <2>    664                         #interrupt-cells = <2>;
652                 };                                665                 };
653                                                   666 
654                 uqe: uqe-bus@2400000 {         !! 667                 uqe: uqe@2400000 {
655                         #address-cells = <1>;     668                         #address-cells = <1>;
656                         #size-cells = <1>;        669                         #size-cells = <1>;
657                         compatible = "fsl,qe",    670                         compatible = "fsl,qe", "simple-bus";
658                         ranges = <0x0 0x0 0x24    671                         ranges = <0x0 0x0 0x2400000 0x40000>;
659                         reg = <0x0 0x2400000 0    672                         reg = <0x0 0x2400000 0x0 0x480>;
660                         brg-frequency = <10000    673                         brg-frequency = <100000000>;
661                         bus-frequency = <20000    674                         bus-frequency = <200000000>;
662                         fsl,qe-num-riscs = <1>    675                         fsl,qe-num-riscs = <1>;
663                         fsl,qe-num-snums = <28    676                         fsl,qe-num-snums = <28>;
664                                                   677 
665                         qeic: qeic@80 {           678                         qeic: qeic@80 {
666                                 compatible = "    679                                 compatible = "fsl,qe-ic";
667                                 reg = <0x80 0x    680                                 reg = <0x80 0x80>;
                                                   >> 681                                 #address-cells = <0>;
668                                 interrupt-cont    682                                 interrupt-controller;
669                                 #interrupt-cel    683                                 #interrupt-cells = <1>;
670                                 interrupts = <    684                                 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>,
671                                              <    685                                              <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
672                         };                        686                         };
673                                                   687 
674                         si1: si@700 {             688                         si1: si@700 {
                                                   >> 689                                 #address-cells = <1>;
                                                   >> 690                                 #size-cells = <0>;
675                                 compatible = "    691                                 compatible = "fsl,ls1043-qe-si",
676                                                   692                                                 "fsl,t1040-qe-si";
677                                 reg = <0x700 0    693                                 reg = <0x700 0x80>;
678                         };                        694                         };
679                                                   695 
680                         siram1: siram@1000 {      696                         siram1: siram@1000 {
                                                   >> 697                                 #address-cells = <1>;
                                                   >> 698                                 #size-cells = <1>;
681                                 compatible = "    699                                 compatible = "fsl,ls1043-qe-siram",
682                                                   700                                                 "fsl,t1040-qe-siram";
683                                 reg = <0x1000     701                                 reg = <0x1000 0x800>;
684                         };                        702                         };
685                                                   703 
686                         ucc@2000 {                704                         ucc@2000 {
687                                 cell-index = <    705                                 cell-index = <1>;
688                                 reg = <0x2000     706                                 reg = <0x2000 0x200>;
689                                 interrupts = <    707                                 interrupts = <32>;
690                                 interrupt-pare    708                                 interrupt-parent = <&qeic>;
691                         };                        709                         };
692                                                   710 
693                         ucc@2200 {                711                         ucc@2200 {
694                                 cell-index = <    712                                 cell-index = <3>;
695                                 reg = <0x2200     713                                 reg = <0x2200 0x200>;
696                                 interrupts = <    714                                 interrupts = <34>;
697                                 interrupt-pare    715                                 interrupt-parent = <&qeic>;
698                         };                        716                         };
699                                                   717 
700                         muram@10000 {             718                         muram@10000 {
701                                 #address-cells    719                                 #address-cells = <1>;
702                                 #size-cells =     720                                 #size-cells = <1>;
703                                 compatible = "    721                                 compatible = "fsl,qe-muram", "fsl,cpm-muram";
704                                 ranges = <0x0     722                                 ranges = <0x0 0x10000 0x6000>;
705                                                   723 
706                                 data-only@0 {     724                                 data-only@0 {
707                                         compat    725                                         compatible = "fsl,qe-muram-data",
708                                         "fsl,c    726                                         "fsl,cpm-muram-data";
709                                         reg =     727                                         reg = <0x0 0x6000>;
710                                 };                728                                 };
711                         };                        729                         };
712                 };                                730                 };
713                                                   731 
714                 lpuart0: serial@2950000 {         732                 lpuart0: serial@2950000 {
715                         compatible = "fsl,ls10    733                         compatible = "fsl,ls1021a-lpuart";
716                         reg = <0x0 0x2950000 0    734                         reg = <0x0 0x2950000 0x0 0x1000>;
717                         interrupts = <GIC_SPI  !! 735                         interrupts = <0 48 0x4>;
718                         clocks = <&clockgen QO    736                         clocks = <&clockgen QORIQ_CLK_SYSCLK 0>;
719                         clock-names = "ipg";      737                         clock-names = "ipg";
720                         status = "disabled";      738                         status = "disabled";
721                 };                                739                 };
722                                                   740 
723                 lpuart1: serial@2960000 {         741                 lpuart1: serial@2960000 {
724                         compatible = "fsl,ls10    742                         compatible = "fsl,ls1021a-lpuart";
725                         reg = <0x0 0x2960000 0    743                         reg = <0x0 0x2960000 0x0 0x1000>;
726                         interrupts = <GIC_SPI  !! 744                         interrupts = <0 49 0x4>;
727                         clocks = <&clockgen QO    745                         clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
728                                             QO    746                                             QORIQ_CLK_PLL_DIV(1)>;
729                         clock-names = "ipg";      747                         clock-names = "ipg";
730                         status = "disabled";      748                         status = "disabled";
731                 };                                749                 };
732                                                   750 
733                 lpuart2: serial@2970000 {         751                 lpuart2: serial@2970000 {
734                         compatible = "fsl,ls10    752                         compatible = "fsl,ls1021a-lpuart";
735                         reg = <0x0 0x2970000 0    753                         reg = <0x0 0x2970000 0x0 0x1000>;
736                         interrupts = <GIC_SPI  !! 754                         interrupts = <0 50 0x4>;
737                         clocks = <&clockgen QO    755                         clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
738                                             QO    756                                             QORIQ_CLK_PLL_DIV(1)>;
739                         clock-names = "ipg";      757                         clock-names = "ipg";
740                         status = "disabled";      758                         status = "disabled";
741                 };                                759                 };
742                                                   760 
743                 lpuart3: serial@2980000 {         761                 lpuart3: serial@2980000 {
744                         compatible = "fsl,ls10    762                         compatible = "fsl,ls1021a-lpuart";
745                         reg = <0x0 0x2980000 0    763                         reg = <0x0 0x2980000 0x0 0x1000>;
746                         interrupts = <GIC_SPI  !! 764                         interrupts = <0 51 0x4>;
747                         clocks = <&clockgen QO    765                         clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
748                                             QO    766                                             QORIQ_CLK_PLL_DIV(1)>;
749                         clock-names = "ipg";      767                         clock-names = "ipg";
750                         status = "disabled";      768                         status = "disabled";
751                 };                                769                 };
752                                                   770 
753                 lpuart4: serial@2990000 {         771                 lpuart4: serial@2990000 {
754                         compatible = "fsl,ls10    772                         compatible = "fsl,ls1021a-lpuart";
755                         reg = <0x0 0x2990000 0    773                         reg = <0x0 0x2990000 0x0 0x1000>;
756                         interrupts = <GIC_SPI  !! 774                         interrupts = <0 52 0x4>;
757                         clocks = <&clockgen QO    775                         clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
758                                             QO    776                                             QORIQ_CLK_PLL_DIV(1)>;
759                         clock-names = "ipg";      777                         clock-names = "ipg";
760                         status = "disabled";      778                         status = "disabled";
761                 };                                779                 };
762                                                   780 
763                 lpuart5: serial@29a0000 {         781                 lpuart5: serial@29a0000 {
764                         compatible = "fsl,ls10    782                         compatible = "fsl,ls1021a-lpuart";
765                         reg = <0x0 0x29a0000 0    783                         reg = <0x0 0x29a0000 0x0 0x1000>;
766                         interrupts = <GIC_SPI  !! 784                         interrupts = <0 53 0x4>;
767                         clocks = <&clockgen QO    785                         clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
768                                             QO    786                                             QORIQ_CLK_PLL_DIV(1)>;
769                         clock-names = "ipg";      787                         clock-names = "ipg";
770                         status = "disabled";      788                         status = "disabled";
771                 };                                789                 };
772                                                   790 
773                 wdog0: watchdog@2ad0000 {         791                 wdog0: watchdog@2ad0000 {
774                         compatible = "fsl,ls10    792                         compatible = "fsl,ls1043a-wdt", "fsl,imx21-wdt";
775                         reg = <0x0 0x2ad0000 0    793                         reg = <0x0 0x2ad0000 0x0 0x10000>;
776                         interrupts = <GIC_SPI  !! 794                         interrupts = <0 83 0x4>;
777                         clocks = <&clockgen QO    795                         clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
778                                             QO    796                                             QORIQ_CLK_PLL_DIV(1)>;
                                                   >> 797                         clock-names = "wdog";
779                         big-endian;               798                         big-endian;
780                 };                                799                 };
781                                                   800 
782                 edma0: dma-controller@2c00000     801                 edma0: dma-controller@2c00000 {
783                         #dma-cells = <2>;         802                         #dma-cells = <2>;
784                         compatible = "fsl,vf61    803                         compatible = "fsl,vf610-edma";
785                         reg = <0x0 0x2c00000 0    804                         reg = <0x0 0x2c00000 0x0 0x10000>,
786                               <0x0 0x2c10000 0    805                               <0x0 0x2c10000 0x0 0x10000>,
787                               <0x0 0x2c20000 0    806                               <0x0 0x2c20000 0x0 0x10000>;
788                         interrupts = <GIC_SPI  !! 807                         interrupts = <0 103 0x4>,
789                                      <GIC_SPI  !! 808                                      <0 103 0x4>;
790                         interrupt-names = "edm    809                         interrupt-names = "edma-tx", "edma-err";
791                         dma-channels = <32>;      810                         dma-channels = <32>;
792                         big-endian;               811                         big-endian;
793                         clock-names = "dmamux0    812                         clock-names = "dmamux0", "dmamux1";
794                         clocks = <&clockgen QO    813                         clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
795                                             QO    814                                             QORIQ_CLK_PLL_DIV(1)>,
796                                  <&clockgen QO    815                                  <&clockgen QORIQ_CLK_PLATFORM_PLL
797                                             QO    816                                             QORIQ_CLK_PLL_DIV(1)>;
798                 };                                817                 };
799                                                   818 
800                 aux_bus: bus {                 !! 819                 aux_bus: aux_bus {
801                         #address-cells = <2>;     820                         #address-cells = <2>;
802                         #size-cells = <2>;        821                         #size-cells = <2>;
803                         compatible = "simple-b    822                         compatible = "simple-bus";
804                         ranges;                   823                         ranges;
805                         dma-ranges = <0x0 0x0     824                         dma-ranges = <0x0 0x0 0x0 0x0 0x100 0x00000000>;
806                                                   825 
807                         usb0: usb@2f00000 {       826                         usb0: usb@2f00000 {
808                                 compatible = "    827                                 compatible = "snps,dwc3";
809                                 reg = <0x0 0x2    828                                 reg = <0x0 0x2f00000 0x0 0x10000>;
810                                 interrupts = < !! 829                                 interrupts = <0 60 IRQ_TYPE_LEVEL_HIGH>;
811                                 dr_mode = "hos    830                                 dr_mode = "host";
812                                 snps,quirk-fra    831                                 snps,quirk-frame-length-adjustment = <0x20>;
813                                 snps,dis_rxdet    832                                 snps,dis_rxdet_inp3_quirk;
814                                 usb3-lpm-capab    833                                 usb3-lpm-capable;
815                                 snps,incr-burs    834                                 snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>;
816                                 status = "disa    835                                 status = "disabled";
817                         };                        836                         };
818                                                   837 
819                         usb1: usb@3000000 {       838                         usb1: usb@3000000 {
820                                 compatible = "    839                                 compatible = "snps,dwc3";
821                                 reg = <0x0 0x3    840                                 reg = <0x0 0x3000000 0x0 0x10000>;
822                                 interrupts = < !! 841                                 interrupts = <0 61 IRQ_TYPE_LEVEL_HIGH>;
823                                 dr_mode = "hos    842                                 dr_mode = "host";
824                                 snps,quirk-fra    843                                 snps,quirk-frame-length-adjustment = <0x20>;
825                                 snps,dis_rxdet    844                                 snps,dis_rxdet_inp3_quirk;
826                                 usb3-lpm-capab    845                                 usb3-lpm-capable;
827                                 snps,incr-burs    846                                 snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>;
828                                 status = "disa    847                                 status = "disabled";
829                         };                        848                         };
830                                                   849 
831                         usb2: usb@3100000 {       850                         usb2: usb@3100000 {
832                                 compatible = "    851                                 compatible = "snps,dwc3";
833                                 reg = <0x0 0x3    852                                 reg = <0x0 0x3100000 0x0 0x10000>;
834                                 interrupts = < !! 853                                 interrupts = <0 63 IRQ_TYPE_LEVEL_HIGH>;
835                                 dr_mode = "hos    854                                 dr_mode = "host";
836                                 snps,quirk-fra    855                                 snps,quirk-frame-length-adjustment = <0x20>;
837                                 snps,dis_rxdet    856                                 snps,dis_rxdet_inp3_quirk;
838                                 usb3-lpm-capab    857                                 usb3-lpm-capable;
839                                 snps,incr-burs    858                                 snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>;
840                                 status = "disa    859                                 status = "disabled";
841                         };                        860                         };
842                                                   861 
843                         sata: sata@3200000 {      862                         sata: sata@3200000 {
844                                 compatible = "    863                                 compatible = "fsl,ls1043a-ahci";
845                                 reg = <0x0 0x3    864                                 reg = <0x0 0x3200000 0x0 0x10000>,
846                                         <0x0 0    865                                         <0x0 0x20140520 0x0 0x4>;
847                                 reg-names = "a    866                                 reg-names = "ahci", "sata-ecc";
848                                 interrupts = < !! 867                                 interrupts = <0 69 IRQ_TYPE_LEVEL_HIGH>;
849                                 clocks = <&clo    868                                 clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
850                                                   869                                                     QORIQ_CLK_PLL_DIV(1)>;
851                                 dma-coherent;     870                                 dma-coherent;
852                         };                        871                         };
853                 };                                872                 };
854                                                   873 
855                 msi1: msi-controller1@1571000     874                 msi1: msi-controller1@1571000 {
856                         compatible = "fsl,ls10    875                         compatible = "fsl,ls1043a-msi";
857                         reg = <0x0 0x1571000 0    876                         reg = <0x0 0x1571000 0x0 0x8>;
858                         msi-controller;           877                         msi-controller;
859                         interrupts = <GIC_SPI  !! 878                         interrupts = <0 116 0x4>;
860                 };                                879                 };
861                                                   880 
862                 msi2: msi-controller2@1572000     881                 msi2: msi-controller2@1572000 {
863                         compatible = "fsl,ls10    882                         compatible = "fsl,ls1043a-msi";
864                         reg = <0x0 0x1572000 0    883                         reg = <0x0 0x1572000 0x0 0x8>;
865                         msi-controller;           884                         msi-controller;
866                         interrupts = <GIC_SPI  !! 885                         interrupts = <0 126 0x4>;
867                 };                                886                 };
868                                                   887 
869                 msi3: msi-controller3@1573000     888                 msi3: msi-controller3@1573000 {
870                         compatible = "fsl,ls10    889                         compatible = "fsl,ls1043a-msi";
871                         reg = <0x0 0x1573000 0    890                         reg = <0x0 0x1573000 0x0 0x8>;
872                         msi-controller;           891                         msi-controller;
873                         interrupts = <GIC_SPI  !! 892                         interrupts = <0 160 0x4>;
874                 };                                893                 };
875                                                   894 
876                 pcie1: pcie@3400000 {             895                 pcie1: pcie@3400000 {
877                         compatible = "fsl,ls10    896                         compatible = "fsl,ls1043a-pcie";
878                         reg = <0x00 0x03400000    897                         reg = <0x00 0x03400000 0x0 0x00100000>, /* controller registers */
879                               <0x40 0x00000000    898                               <0x40 0x00000000 0x0 0x00002000>; /* configuration space */
880                         reg-names = "regs", "c    899                         reg-names = "regs", "config";
881                         interrupts = <GIC_SPI  !! 900                         interrupts = <0 117 IRQ_TYPE_LEVEL_HIGH>,
882                                      <GIC_SPI  !! 901                                      <0 118 IRQ_TYPE_LEVEL_HIGH>;
883                         interrupt-names = "pme    902                         interrupt-names = "pme", "aer";
884                         #address-cells = <3>;     903                         #address-cells = <3>;
885                         #size-cells = <2>;        904                         #size-cells = <2>;
886                         device_type = "pci";      905                         device_type = "pci";
887                         num-viewport = <6>;       906                         num-viewport = <6>;
888                         bus-range = <0x0 0xff>    907                         bus-range = <0x0 0xff>;
889                         ranges = <0x81000000 0    908                         ranges = <0x81000000 0x0 0x00000000 0x40 0x00010000 0x0 0x00010000   /* downstream I/O */
890                                   0x82000000 0    909                                   0x82000000 0x0 0x40000000 0x40 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
891                         msi-parent = <&msi1>,     910                         msi-parent = <&msi1>, <&msi2>, <&msi3>;
892                         #interrupt-cells = <1>    911                         #interrupt-cells = <1>;
893                         interrupt-map-mask = <    912                         interrupt-map-mask = <0 0 0 7>;
894                         interrupt-map = <0000     913                         interrupt-map = <0000 0 0 1 &gic 0 110 0x4>,
895                                         <0000     914                                         <0000 0 0 2 &gic 0 111 0x4>,
896                                         <0000     915                                         <0000 0 0 3 &gic 0 112 0x4>,
897                                         <0000     916                                         <0000 0 0 4 &gic 0 113 0x4>;
898                         fsl,pcie-scfg = <&scfg    917                         fsl,pcie-scfg = <&scfg 0>;
899                         big-endian;               918                         big-endian;
900                         status = "disabled";      919                         status = "disabled";
901                 };                                920                 };
902                                                   921 
903                 pcie2: pcie@3500000 {             922                 pcie2: pcie@3500000 {
904                         compatible = "fsl,ls10    923                         compatible = "fsl,ls1043a-pcie";
905                         reg = <0x00 0x03500000    924                         reg = <0x00 0x03500000 0x0 0x00100000>, /* controller registers */
906                               <0x48 0x00000000    925                               <0x48 0x00000000 0x0 0x00002000>; /* configuration space */
907                         reg-names = "regs", "c    926                         reg-names = "regs", "config";
908                         interrupts = <GIC_SPI  !! 927                         interrupts = <0 127 IRQ_TYPE_LEVEL_HIGH>,
909                                      <GIC_SPI  !! 928                                      <0 128 IRQ_TYPE_LEVEL_HIGH>;
910                         interrupt-names = "pme    929                         interrupt-names = "pme", "aer";
911                         #address-cells = <3>;     930                         #address-cells = <3>;
912                         #size-cells = <2>;        931                         #size-cells = <2>;
913                         device_type = "pci";      932                         device_type = "pci";
914                         num-viewport = <6>;       933                         num-viewport = <6>;
915                         bus-range = <0x0 0xff>    934                         bus-range = <0x0 0xff>;
916                         ranges = <0x81000000 0    935                         ranges = <0x81000000 0x0 0x00000000 0x48 0x00010000 0x0 0x00010000   /* downstream I/O */
917                                   0x82000000 0    936                                   0x82000000 0x0 0x40000000 0x48 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
918                         msi-parent = <&msi1>,     937                         msi-parent = <&msi1>, <&msi2>, <&msi3>;
919                         #interrupt-cells = <1>    938                         #interrupt-cells = <1>;
920                         interrupt-map-mask = <    939                         interrupt-map-mask = <0 0 0 7>;
921                         interrupt-map = <0000     940                         interrupt-map = <0000 0 0 1 &gic 0 120  0x4>,
922                                         <0000     941                                         <0000 0 0 2 &gic 0 121 0x4>,
923                                         <0000     942                                         <0000 0 0 3 &gic 0 122 0x4>,
924                                         <0000     943                                         <0000 0 0 4 &gic 0 123 0x4>;
925                         fsl,pcie-scfg = <&scfg    944                         fsl,pcie-scfg = <&scfg 1>;
926                         big-endian;               945                         big-endian;
927                         status = "disabled";      946                         status = "disabled";
928                 };                                947                 };
929                                                   948 
930                 pcie3: pcie@3600000 {             949                 pcie3: pcie@3600000 {
931                         compatible = "fsl,ls10    950                         compatible = "fsl,ls1043a-pcie";
932                         reg = <0x00 0x03600000    951                         reg = <0x00 0x03600000 0x0 0x00100000>, /* controller registers */
933                               <0x50 0x00000000    952                               <0x50 0x00000000 0x0 0x00002000>; /* configuration space */
934                         reg-names = "regs", "c    953                         reg-names = "regs", "config";
935                         interrupts = <GIC_SPI  !! 954                         interrupts = <0 161 IRQ_TYPE_LEVEL_HIGH>,
936                                      <GIC_SPI  !! 955                                      <0 162 IRQ_TYPE_LEVEL_HIGH>;
937                         interrupt-names = "pme    956                         interrupt-names = "pme", "aer";
938                         #address-cells = <3>;     957                         #address-cells = <3>;
939                         #size-cells = <2>;        958                         #size-cells = <2>;
940                         device_type = "pci";      959                         device_type = "pci";
941                         num-viewport = <6>;       960                         num-viewport = <6>;
942                         bus-range = <0x0 0xff>    961                         bus-range = <0x0 0xff>;
943                         ranges = <0x81000000 0    962                         ranges = <0x81000000 0x0 0x00000000 0x50 0x00010000 0x0 0x00010000   /* downstream I/O */
944                                   0x82000000 0    963                                   0x82000000 0x0 0x40000000 0x50 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
945                         msi-parent = <&msi1>,     964                         msi-parent = <&msi1>, <&msi2>, <&msi3>;
946                         #interrupt-cells = <1>    965                         #interrupt-cells = <1>;
947                         interrupt-map-mask = <    966                         interrupt-map-mask = <0 0 0 7>;
948                         interrupt-map = <0000     967                         interrupt-map = <0000 0 0 1 &gic 0 154 0x4>,
949                                         <0000     968                                         <0000 0 0 2 &gic 0 155 0x4>,
950                                         <0000     969                                         <0000 0 0 3 &gic 0 156 0x4>,
951                                         <0000     970                                         <0000 0 0 4 &gic 0 157 0x4>;
952                         fsl,pcie-scfg = <&scfg    971                         fsl,pcie-scfg = <&scfg 2>;
953                         big-endian;               972                         big-endian;
954                         status = "disabled";      973                         status = "disabled";
955                 };                                974                 };
956                                                   975 
957                 qdma: dma-controller@8380000 {    976                 qdma: dma-controller@8380000 {
958                         compatible = "fsl,ls10 !! 977                         compatible = "fsl,ls1021a-qdma", "fsl,ls1043a-qdma";
959                         reg = <0x0 0x8380000 0    978                         reg = <0x0 0x8380000 0x0 0x1000>, /* Controller regs */
960                               <0x0 0x8390000 0    979                               <0x0 0x8390000 0x0 0x10000>, /* Status regs */
961                               <0x0 0x83a0000 0    980                               <0x0 0x83a0000 0x0 0x40000>; /* Block regs */
962                         interrupts = <GIC_SPI     981                         interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>,
963                                      <GIC_SPI     982                                      <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
964                                      <GIC_SPI     983                                      <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
965                                      <GIC_SPI     984                                      <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
966                                      <GIC_SPI     985                                      <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
967                         interrupt-names = "qdm    986                         interrupt-names = "qdma-error", "qdma-queue0",
968                                 "qdma-queue1",    987                                 "qdma-queue1", "qdma-queue2", "qdma-queue3";
969                         #dma-cells = <1>;      << 
970                         dma-channels = <8>;       988                         dma-channels = <8>;
971                         block-number = <1>;       989                         block-number = <1>;
972                         block-offset = <0x1000    990                         block-offset = <0x10000>;
973                         fsl,dma-queues = <2>;     991                         fsl,dma-queues = <2>;
974                         status-sizes = <64>;      992                         status-sizes = <64>;
975                         queue-sizes = <64 64>;    993                         queue-sizes = <64 64>;
976                         big-endian;               994                         big-endian;
977                 };                                995                 };
978                                                   996 
979                 rcpm: wakeup-controller@1ee214 !! 997                 rcpm: power-controller@1ee2140 {
980                         compatible = "fsl,ls10    998                         compatible = "fsl,ls1043a-rcpm", "fsl,qoriq-rcpm-2.1+";
981                         reg = <0x0 0x1ee2140 0    999                         reg = <0x0 0x1ee2140 0x0 0x4>;
982                         #fsl,rcpm-wakeup-cells    1000                         #fsl,rcpm-wakeup-cells = <1>;
983                 };                                1001                 };
984                                                   1002 
985                 ftm_alarm0: rtc@29d0000 {      !! 1003                 ftm_alarm0: timer@29d0000 {
986                         compatible = "fsl,ls10    1004                         compatible = "fsl,ls1043a-ftm-alarm";
987                         reg = <0x0 0x29d0000 0    1005                         reg = <0x0 0x29d0000 0x0 0x10000>;
988                         fsl,rcpm-wakeup = <&rc    1006                         fsl,rcpm-wakeup = <&rcpm 0x20000>;
989                         interrupts = <GIC_SPI     1007                         interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
990                         big-endian;               1008                         big-endian;
991                 };                                1009                 };
992         };                                        1010         };
993                                                   1011 
994         firmware {                                1012         firmware {
995                 optee {                           1013                 optee {
996                         compatible = "linaro,o    1014                         compatible = "linaro,optee-tz";
997                         method = "smc";           1015                         method = "smc";
998                 };                                1016                 };
999         };                                        1017         };
1000                                                  1018 
1001 };                                               1019 };
1002                                                  1020 
1003 #include "qoriq-qman-portals.dtsi"               1021 #include "qoriq-qman-portals.dtsi"
1004 #include "qoriq-bman-portals.dtsi"               1022 #include "qoriq-bman-portals.dtsi"
                                                      

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php