~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/scripts/dtc/include-prefixes/arm64/freescale/fsl-lx2160a.dtsi

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /scripts/dtc/include-prefixes/arm64/freescale/fsl-lx2160a.dtsi (Version linux-6.12-rc7) and /scripts/dtc/include-prefixes/arm64/freescale/fsl-lx2160a.dtsi (Version linux-5.10.229)


  1 // SPDX-License-Identifier: (GPL-2.0 OR MIT)        1 // SPDX-License-Identifier: (GPL-2.0 OR MIT)
  2 //                                                  2 //
  3 // Device Tree Include file for Layerscape-LX2      3 // Device Tree Include file for Layerscape-LX2160A family SoC.
  4 //                                                  4 //
  5 // Copyright 2018-2020 NXP                          5 // Copyright 2018-2020 NXP
  6                                                     6 
  7 #include <dt-bindings/clock/fsl,qoriq-clockgen << 
  8 #include <dt-bindings/gpio/gpio.h>                  7 #include <dt-bindings/gpio/gpio.h>
  9 #include <dt-bindings/interrupt-controller/arm      8 #include <dt-bindings/interrupt-controller/arm-gic.h>
 10 #include <dt-bindings/thermal/thermal.h>            9 #include <dt-bindings/thermal/thermal.h>
 11                                                    10 
 12 /memreserve/ 0x80000000 0x00010000;                11 /memreserve/ 0x80000000 0x00010000;
 13                                                    12 
 14 / {                                                13 / {
 15         compatible = "fsl,lx2160a";                14         compatible = "fsl,lx2160a";
 16         interrupt-parent = <&gic>;                 15         interrupt-parent = <&gic>;
 17         #address-cells = <2>;                      16         #address-cells = <2>;
 18         #size-cells = <2>;                         17         #size-cells = <2>;
 19                                                    18 
 20         aliases {                                  19         aliases {
 21                 rtc1 = &ftm_alarm0;                20                 rtc1 = &ftm_alarm0;
 22         };                                         21         };
 23                                                    22 
 24         cpus {                                     23         cpus {
 25                 #address-cells = <1>;              24                 #address-cells = <1>;
 26                 #size-cells = <0>;                 25                 #size-cells = <0>;
 27                                                    26 
 28                 // 8 clusters having 2 Cortex-     27                 // 8 clusters having 2 Cortex-A72 cores each
 29                 cpu0: cpu@0 {                      28                 cpu0: cpu@0 {
 30                         device_type = "cpu";       29                         device_type = "cpu";
 31                         compatible = "arm,cort     30                         compatible = "arm,cortex-a72";
 32                         enable-method = "psci"     31                         enable-method = "psci";
 33                         reg = <0x0>;               32                         reg = <0x0>;
 34                         clocks = <&clockgen QO !!  33                         clocks = <&clockgen 1 0>;
 35                         d-cache-size = <0x8000     34                         d-cache-size = <0x8000>;
 36                         d-cache-line-size = <6     35                         d-cache-line-size = <64>;
 37                         d-cache-sets = <128>;      36                         d-cache-sets = <128>;
 38                         i-cache-size = <0xC000     37                         i-cache-size = <0xC000>;
 39                         i-cache-line-size = <6     38                         i-cache-line-size = <64>;
 40                         i-cache-sets = <192>;      39                         i-cache-sets = <192>;
 41                         next-level-cache = <&c     40                         next-level-cache = <&cluster0_l2>;
 42                         cpu-idle-states = <&cp     41                         cpu-idle-states = <&cpu_pw15>;
 43                         #cooling-cells = <2>;      42                         #cooling-cells = <2>;
 44                 };                                 43                 };
 45                                                    44 
 46                 cpu1: cpu@1 {                      45                 cpu1: cpu@1 {
 47                         device_type = "cpu";       46                         device_type = "cpu";
 48                         compatible = "arm,cort     47                         compatible = "arm,cortex-a72";
 49                         enable-method = "psci"     48                         enable-method = "psci";
 50                         reg = <0x1>;               49                         reg = <0x1>;
 51                         clocks = <&clockgen QO !!  50                         clocks = <&clockgen 1 0>;
 52                         d-cache-size = <0x8000     51                         d-cache-size = <0x8000>;
 53                         d-cache-line-size = <6     52                         d-cache-line-size = <64>;
 54                         d-cache-sets = <128>;      53                         d-cache-sets = <128>;
 55                         i-cache-size = <0xC000     54                         i-cache-size = <0xC000>;
 56                         i-cache-line-size = <6     55                         i-cache-line-size = <64>;
 57                         i-cache-sets = <192>;      56                         i-cache-sets = <192>;
 58                         next-level-cache = <&c     57                         next-level-cache = <&cluster0_l2>;
 59                         cpu-idle-states = <&cp     58                         cpu-idle-states = <&cpu_pw15>;
 60                         #cooling-cells = <2>;      59                         #cooling-cells = <2>;
 61                 };                                 60                 };
 62                                                    61 
 63                 cpu100: cpu@100 {                  62                 cpu100: cpu@100 {
 64                         device_type = "cpu";       63                         device_type = "cpu";
 65                         compatible = "arm,cort     64                         compatible = "arm,cortex-a72";
 66                         enable-method = "psci"     65                         enable-method = "psci";
 67                         reg = <0x100>;             66                         reg = <0x100>;
 68                         clocks = <&clockgen QO !!  67                         clocks = <&clockgen 1 1>;
 69                         d-cache-size = <0x8000     68                         d-cache-size = <0x8000>;
 70                         d-cache-line-size = <6     69                         d-cache-line-size = <64>;
 71                         d-cache-sets = <128>;      70                         d-cache-sets = <128>;
 72                         i-cache-size = <0xC000     71                         i-cache-size = <0xC000>;
 73                         i-cache-line-size = <6     72                         i-cache-line-size = <64>;
 74                         i-cache-sets = <192>;      73                         i-cache-sets = <192>;
 75                         next-level-cache = <&c     74                         next-level-cache = <&cluster1_l2>;
 76                         cpu-idle-states = <&cp     75                         cpu-idle-states = <&cpu_pw15>;
 77                         #cooling-cells = <2>;      76                         #cooling-cells = <2>;
 78                 };                                 77                 };
 79                                                    78 
 80                 cpu101: cpu@101 {                  79                 cpu101: cpu@101 {
 81                         device_type = "cpu";       80                         device_type = "cpu";
 82                         compatible = "arm,cort     81                         compatible = "arm,cortex-a72";
 83                         enable-method = "psci"     82                         enable-method = "psci";
 84                         reg = <0x101>;             83                         reg = <0x101>;
 85                         clocks = <&clockgen QO !!  84                         clocks = <&clockgen 1 1>;
 86                         d-cache-size = <0x8000     85                         d-cache-size = <0x8000>;
 87                         d-cache-line-size = <6     86                         d-cache-line-size = <64>;
 88                         d-cache-sets = <128>;      87                         d-cache-sets = <128>;
 89                         i-cache-size = <0xC000     88                         i-cache-size = <0xC000>;
 90                         i-cache-line-size = <6     89                         i-cache-line-size = <64>;
 91                         i-cache-sets = <192>;      90                         i-cache-sets = <192>;
 92                         next-level-cache = <&c     91                         next-level-cache = <&cluster1_l2>;
 93                         cpu-idle-states = <&cp     92                         cpu-idle-states = <&cpu_pw15>;
 94                         #cooling-cells = <2>;      93                         #cooling-cells = <2>;
 95                 };                                 94                 };
 96                                                    95 
 97                 cpu200: cpu@200 {                  96                 cpu200: cpu@200 {
 98                         device_type = "cpu";       97                         device_type = "cpu";
 99                         compatible = "arm,cort     98                         compatible = "arm,cortex-a72";
100                         enable-method = "psci"     99                         enable-method = "psci";
101                         reg = <0x200>;            100                         reg = <0x200>;
102                         clocks = <&clockgen QO !! 101                         clocks = <&clockgen 1 2>;
103                         d-cache-size = <0x8000    102                         d-cache-size = <0x8000>;
104                         d-cache-line-size = <6    103                         d-cache-line-size = <64>;
105                         d-cache-sets = <128>;     104                         d-cache-sets = <128>;
106                         i-cache-size = <0xC000    105                         i-cache-size = <0xC000>;
107                         i-cache-line-size = <6    106                         i-cache-line-size = <64>;
108                         i-cache-sets = <192>;     107                         i-cache-sets = <192>;
109                         next-level-cache = <&c    108                         next-level-cache = <&cluster2_l2>;
110                         cpu-idle-states = <&cp    109                         cpu-idle-states = <&cpu_pw15>;
111                         #cooling-cells = <2>;     110                         #cooling-cells = <2>;
112                 };                                111                 };
113                                                   112 
114                 cpu201: cpu@201 {                 113                 cpu201: cpu@201 {
115                         device_type = "cpu";      114                         device_type = "cpu";
116                         compatible = "arm,cort    115                         compatible = "arm,cortex-a72";
117                         enable-method = "psci"    116                         enable-method = "psci";
118                         reg = <0x201>;            117                         reg = <0x201>;
119                         clocks = <&clockgen QO !! 118                         clocks = <&clockgen 1 2>;
120                         d-cache-size = <0x8000    119                         d-cache-size = <0x8000>;
121                         d-cache-line-size = <6    120                         d-cache-line-size = <64>;
122                         d-cache-sets = <128>;     121                         d-cache-sets = <128>;
123                         i-cache-size = <0xC000    122                         i-cache-size = <0xC000>;
124                         i-cache-line-size = <6    123                         i-cache-line-size = <64>;
125                         i-cache-sets = <192>;     124                         i-cache-sets = <192>;
126                         next-level-cache = <&c    125                         next-level-cache = <&cluster2_l2>;
127                         cpu-idle-states = <&cp    126                         cpu-idle-states = <&cpu_pw15>;
128                         #cooling-cells = <2>;     127                         #cooling-cells = <2>;
129                 };                                128                 };
130                                                   129 
131                 cpu300: cpu@300 {                 130                 cpu300: cpu@300 {
132                         device_type = "cpu";      131                         device_type = "cpu";
133                         compatible = "arm,cort    132                         compatible = "arm,cortex-a72";
134                         enable-method = "psci"    133                         enable-method = "psci";
135                         reg = <0x300>;            134                         reg = <0x300>;
136                         clocks = <&clockgen QO !! 135                         clocks = <&clockgen 1 3>;
137                         d-cache-size = <0x8000    136                         d-cache-size = <0x8000>;
138                         d-cache-line-size = <6    137                         d-cache-line-size = <64>;
139                         d-cache-sets = <128>;     138                         d-cache-sets = <128>;
140                         i-cache-size = <0xC000    139                         i-cache-size = <0xC000>;
141                         i-cache-line-size = <6    140                         i-cache-line-size = <64>;
142                         i-cache-sets = <192>;     141                         i-cache-sets = <192>;
143                         next-level-cache = <&c    142                         next-level-cache = <&cluster3_l2>;
144                         cpu-idle-states = <&cp    143                         cpu-idle-states = <&cpu_pw15>;
145                         #cooling-cells = <2>;     144                         #cooling-cells = <2>;
146                 };                                145                 };
147                                                   146 
148                 cpu301: cpu@301 {                 147                 cpu301: cpu@301 {
149                         device_type = "cpu";      148                         device_type = "cpu";
150                         compatible = "arm,cort    149                         compatible = "arm,cortex-a72";
151                         enable-method = "psci"    150                         enable-method = "psci";
152                         reg = <0x301>;            151                         reg = <0x301>;
153                         clocks = <&clockgen QO !! 152                         clocks = <&clockgen 1 3>;
154                         d-cache-size = <0x8000    153                         d-cache-size = <0x8000>;
155                         d-cache-line-size = <6    154                         d-cache-line-size = <64>;
156                         d-cache-sets = <128>;     155                         d-cache-sets = <128>;
157                         i-cache-size = <0xC000    156                         i-cache-size = <0xC000>;
158                         i-cache-line-size = <6    157                         i-cache-line-size = <64>;
159                         i-cache-sets = <192>;     158                         i-cache-sets = <192>;
160                         next-level-cache = <&c    159                         next-level-cache = <&cluster3_l2>;
161                         cpu-idle-states = <&cp    160                         cpu-idle-states = <&cpu_pw15>;
162                         #cooling-cells = <2>;     161                         #cooling-cells = <2>;
163                 };                                162                 };
164                                                   163 
165                 cpu400: cpu@400 {                 164                 cpu400: cpu@400 {
166                         device_type = "cpu";      165                         device_type = "cpu";
167                         compatible = "arm,cort    166                         compatible = "arm,cortex-a72";
168                         enable-method = "psci"    167                         enable-method = "psci";
169                         reg = <0x400>;            168                         reg = <0x400>;
170                         clocks = <&clockgen QO !! 169                         clocks = <&clockgen 1 4>;
171                         d-cache-size = <0x8000    170                         d-cache-size = <0x8000>;
172                         d-cache-line-size = <6    171                         d-cache-line-size = <64>;
173                         d-cache-sets = <128>;     172                         d-cache-sets = <128>;
174                         i-cache-size = <0xC000    173                         i-cache-size = <0xC000>;
175                         i-cache-line-size = <6    174                         i-cache-line-size = <64>;
176                         i-cache-sets = <192>;     175                         i-cache-sets = <192>;
177                         next-level-cache = <&c    176                         next-level-cache = <&cluster4_l2>;
178                         cpu-idle-states = <&cp    177                         cpu-idle-states = <&cpu_pw15>;
179                         #cooling-cells = <2>;     178                         #cooling-cells = <2>;
180                 };                                179                 };
181                                                   180 
182                 cpu401: cpu@401 {                 181                 cpu401: cpu@401 {
183                         device_type = "cpu";      182                         device_type = "cpu";
184                         compatible = "arm,cort    183                         compatible = "arm,cortex-a72";
185                         enable-method = "psci"    184                         enable-method = "psci";
186                         reg = <0x401>;            185                         reg = <0x401>;
187                         clocks = <&clockgen QO !! 186                         clocks = <&clockgen 1 4>;
188                         d-cache-size = <0x8000    187                         d-cache-size = <0x8000>;
189                         d-cache-line-size = <6    188                         d-cache-line-size = <64>;
190                         d-cache-sets = <128>;     189                         d-cache-sets = <128>;
191                         i-cache-size = <0xC000    190                         i-cache-size = <0xC000>;
192                         i-cache-line-size = <6    191                         i-cache-line-size = <64>;
193                         i-cache-sets = <192>;     192                         i-cache-sets = <192>;
194                         next-level-cache = <&c    193                         next-level-cache = <&cluster4_l2>;
195                         cpu-idle-states = <&cp    194                         cpu-idle-states = <&cpu_pw15>;
196                         #cooling-cells = <2>;     195                         #cooling-cells = <2>;
197                 };                                196                 };
198                                                   197 
199                 cpu500: cpu@500 {                 198                 cpu500: cpu@500 {
200                         device_type = "cpu";      199                         device_type = "cpu";
201                         compatible = "arm,cort    200                         compatible = "arm,cortex-a72";
202                         enable-method = "psci"    201                         enable-method = "psci";
203                         reg = <0x500>;            202                         reg = <0x500>;
204                         clocks = <&clockgen QO !! 203                         clocks = <&clockgen 1 5>;
205                         d-cache-size = <0x8000    204                         d-cache-size = <0x8000>;
206                         d-cache-line-size = <6    205                         d-cache-line-size = <64>;
207                         d-cache-sets = <128>;     206                         d-cache-sets = <128>;
208                         i-cache-size = <0xC000    207                         i-cache-size = <0xC000>;
209                         i-cache-line-size = <6    208                         i-cache-line-size = <64>;
210                         i-cache-sets = <192>;     209                         i-cache-sets = <192>;
211                         next-level-cache = <&c    210                         next-level-cache = <&cluster5_l2>;
212                         cpu-idle-states = <&cp    211                         cpu-idle-states = <&cpu_pw15>;
213                         #cooling-cells = <2>;     212                         #cooling-cells = <2>;
214                 };                                213                 };
215                                                   214 
216                 cpu501: cpu@501 {                 215                 cpu501: cpu@501 {
217                         device_type = "cpu";      216                         device_type = "cpu";
218                         compatible = "arm,cort    217                         compatible = "arm,cortex-a72";
219                         enable-method = "psci"    218                         enable-method = "psci";
220                         reg = <0x501>;            219                         reg = <0x501>;
221                         clocks = <&clockgen QO !! 220                         clocks = <&clockgen 1 5>;
222                         d-cache-size = <0x8000    221                         d-cache-size = <0x8000>;
223                         d-cache-line-size = <6    222                         d-cache-line-size = <64>;
224                         d-cache-sets = <128>;     223                         d-cache-sets = <128>;
225                         i-cache-size = <0xC000    224                         i-cache-size = <0xC000>;
226                         i-cache-line-size = <6    225                         i-cache-line-size = <64>;
227                         i-cache-sets = <192>;     226                         i-cache-sets = <192>;
228                         next-level-cache = <&c    227                         next-level-cache = <&cluster5_l2>;
229                         cpu-idle-states = <&cp    228                         cpu-idle-states = <&cpu_pw15>;
230                         #cooling-cells = <2>;     229                         #cooling-cells = <2>;
231                 };                                230                 };
232                                                   231 
233                 cpu600: cpu@600 {                 232                 cpu600: cpu@600 {
234                         device_type = "cpu";      233                         device_type = "cpu";
235                         compatible = "arm,cort    234                         compatible = "arm,cortex-a72";
236                         enable-method = "psci"    235                         enable-method = "psci";
237                         reg = <0x600>;            236                         reg = <0x600>;
238                         clocks = <&clockgen QO !! 237                         clocks = <&clockgen 1 6>;
239                         d-cache-size = <0x8000    238                         d-cache-size = <0x8000>;
240                         d-cache-line-size = <6    239                         d-cache-line-size = <64>;
241                         d-cache-sets = <128>;     240                         d-cache-sets = <128>;
242                         i-cache-size = <0xC000    241                         i-cache-size = <0xC000>;
243                         i-cache-line-size = <6    242                         i-cache-line-size = <64>;
244                         i-cache-sets = <192>;     243                         i-cache-sets = <192>;
245                         next-level-cache = <&c    244                         next-level-cache = <&cluster6_l2>;
246                         cpu-idle-states = <&cp    245                         cpu-idle-states = <&cpu_pw15>;
247                         #cooling-cells = <2>;     246                         #cooling-cells = <2>;
248                 };                                247                 };
249                                                   248 
250                 cpu601: cpu@601 {                 249                 cpu601: cpu@601 {
251                         device_type = "cpu";      250                         device_type = "cpu";
252                         compatible = "arm,cort    251                         compatible = "arm,cortex-a72";
253                         enable-method = "psci"    252                         enable-method = "psci";
254                         reg = <0x601>;            253                         reg = <0x601>;
255                         clocks = <&clockgen QO !! 254                         clocks = <&clockgen 1 6>;
256                         d-cache-size = <0x8000    255                         d-cache-size = <0x8000>;
257                         d-cache-line-size = <6    256                         d-cache-line-size = <64>;
258                         d-cache-sets = <128>;     257                         d-cache-sets = <128>;
259                         i-cache-size = <0xC000    258                         i-cache-size = <0xC000>;
260                         i-cache-line-size = <6    259                         i-cache-line-size = <64>;
261                         i-cache-sets = <192>;     260                         i-cache-sets = <192>;
262                         next-level-cache = <&c    261                         next-level-cache = <&cluster6_l2>;
263                         cpu-idle-states = <&cp    262                         cpu-idle-states = <&cpu_pw15>;
264                         #cooling-cells = <2>;     263                         #cooling-cells = <2>;
265                 };                                264                 };
266                                                   265 
267                 cpu700: cpu@700 {                 266                 cpu700: cpu@700 {
268                         device_type = "cpu";      267                         device_type = "cpu";
269                         compatible = "arm,cort    268                         compatible = "arm,cortex-a72";
270                         enable-method = "psci"    269                         enable-method = "psci";
271                         reg = <0x700>;            270                         reg = <0x700>;
272                         clocks = <&clockgen QO !! 271                         clocks = <&clockgen 1 7>;
273                         d-cache-size = <0x8000    272                         d-cache-size = <0x8000>;
274                         d-cache-line-size = <6    273                         d-cache-line-size = <64>;
275                         d-cache-sets = <128>;     274                         d-cache-sets = <128>;
276                         i-cache-size = <0xC000    275                         i-cache-size = <0xC000>;
277                         i-cache-line-size = <6    276                         i-cache-line-size = <64>;
278                         i-cache-sets = <192>;     277                         i-cache-sets = <192>;
279                         next-level-cache = <&c    278                         next-level-cache = <&cluster7_l2>;
280                         cpu-idle-states = <&cp    279                         cpu-idle-states = <&cpu_pw15>;
281                         #cooling-cells = <2>;     280                         #cooling-cells = <2>;
282                 };                                281                 };
283                                                   282 
284                 cpu701: cpu@701 {                 283                 cpu701: cpu@701 {
285                         device_type = "cpu";      284                         device_type = "cpu";
286                         compatible = "arm,cort    285                         compatible = "arm,cortex-a72";
287                         enable-method = "psci"    286                         enable-method = "psci";
288                         reg = <0x701>;            287                         reg = <0x701>;
289                         clocks = <&clockgen QO !! 288                         clocks = <&clockgen 1 7>;
290                         d-cache-size = <0x8000    289                         d-cache-size = <0x8000>;
291                         d-cache-line-size = <6    290                         d-cache-line-size = <64>;
292                         d-cache-sets = <128>;     291                         d-cache-sets = <128>;
293                         i-cache-size = <0xC000    292                         i-cache-size = <0xC000>;
294                         i-cache-line-size = <6    293                         i-cache-line-size = <64>;
295                         i-cache-sets = <192>;     294                         i-cache-sets = <192>;
296                         next-level-cache = <&c    295                         next-level-cache = <&cluster7_l2>;
297                         cpu-idle-states = <&cp    296                         cpu-idle-states = <&cpu_pw15>;
298                         #cooling-cells = <2>;     297                         #cooling-cells = <2>;
299                 };                                298                 };
300                                                   299 
301                 cluster0_l2: l2-cache0 {          300                 cluster0_l2: l2-cache0 {
302                         compatible = "cache";     301                         compatible = "cache";
303                         cache-unified;         << 
304                         cache-size = <0x100000    302                         cache-size = <0x100000>;
305                         cache-line-size = <64>    303                         cache-line-size = <64>;
306                         cache-sets = <1024>;      304                         cache-sets = <1024>;
307                         cache-level = <2>;        305                         cache-level = <2>;
308                 };                                306                 };
309                                                   307 
310                 cluster1_l2: l2-cache1 {          308                 cluster1_l2: l2-cache1 {
311                         compatible = "cache";     309                         compatible = "cache";
312                         cache-unified;         << 
313                         cache-size = <0x100000    310                         cache-size = <0x100000>;
314                         cache-line-size = <64>    311                         cache-line-size = <64>;
315                         cache-sets = <1024>;      312                         cache-sets = <1024>;
316                         cache-level = <2>;        313                         cache-level = <2>;
317                 };                                314                 };
318                                                   315 
319                 cluster2_l2: l2-cache2 {          316                 cluster2_l2: l2-cache2 {
320                         compatible = "cache";     317                         compatible = "cache";
321                         cache-unified;         << 
322                         cache-size = <0x100000    318                         cache-size = <0x100000>;
323                         cache-line-size = <64>    319                         cache-line-size = <64>;
324                         cache-sets = <1024>;      320                         cache-sets = <1024>;
325                         cache-level = <2>;        321                         cache-level = <2>;
326                 };                                322                 };
327                                                   323 
328                 cluster3_l2: l2-cache3 {          324                 cluster3_l2: l2-cache3 {
329                         compatible = "cache";     325                         compatible = "cache";
330                         cache-unified;         << 
331                         cache-size = <0x100000    326                         cache-size = <0x100000>;
332                         cache-line-size = <64>    327                         cache-line-size = <64>;
333                         cache-sets = <1024>;      328                         cache-sets = <1024>;
334                         cache-level = <2>;        329                         cache-level = <2>;
335                 };                                330                 };
336                                                   331 
337                 cluster4_l2: l2-cache4 {          332                 cluster4_l2: l2-cache4 {
338                         compatible = "cache";     333                         compatible = "cache";
339                         cache-unified;         << 
340                         cache-size = <0x100000    334                         cache-size = <0x100000>;
341                         cache-line-size = <64>    335                         cache-line-size = <64>;
342                         cache-sets = <1024>;      336                         cache-sets = <1024>;
343                         cache-level = <2>;        337                         cache-level = <2>;
344                 };                                338                 };
345                                                   339 
346                 cluster5_l2: l2-cache5 {          340                 cluster5_l2: l2-cache5 {
347                         compatible = "cache";     341                         compatible = "cache";
348                         cache-unified;         << 
349                         cache-size = <0x100000    342                         cache-size = <0x100000>;
350                         cache-line-size = <64>    343                         cache-line-size = <64>;
351                         cache-sets = <1024>;      344                         cache-sets = <1024>;
352                         cache-level = <2>;        345                         cache-level = <2>;
353                 };                                346                 };
354                                                   347 
355                 cluster6_l2: l2-cache6 {          348                 cluster6_l2: l2-cache6 {
356                         compatible = "cache";     349                         compatible = "cache";
357                         cache-unified;         << 
358                         cache-size = <0x100000    350                         cache-size = <0x100000>;
359                         cache-line-size = <64>    351                         cache-line-size = <64>;
360                         cache-sets = <1024>;      352                         cache-sets = <1024>;
361                         cache-level = <2>;        353                         cache-level = <2>;
362                 };                                354                 };
363                                                   355 
364                 cluster7_l2: l2-cache7 {          356                 cluster7_l2: l2-cache7 {
365                         compatible = "cache";     357                         compatible = "cache";
366                         cache-unified;         << 
367                         cache-size = <0x100000    358                         cache-size = <0x100000>;
368                         cache-line-size = <64>    359                         cache-line-size = <64>;
369                         cache-sets = <1024>;      360                         cache-sets = <1024>;
370                         cache-level = <2>;        361                         cache-level = <2>;
371                 };                                362                 };
372                                                   363 
373                 cpu_pw15: cpu-pw15 {              364                 cpu_pw15: cpu-pw15 {
374                         compatible = "arm,idle    365                         compatible = "arm,idle-state";
375                         idle-state-name = "PW1    366                         idle-state-name = "PW15";
376                         arm,psci-suspend-param    367                         arm,psci-suspend-param = <0x0>;
377                         entry-latency-us = <20    368                         entry-latency-us = <2000>;
378                         exit-latency-us = <200    369                         exit-latency-us = <2000>;
379                         min-residency-us = <60    370                         min-residency-us = <6000>;
380                   };                              371                   };
381         };                                        372         };
382                                                   373 
383         gic: interrupt-controller@6000000 {       374         gic: interrupt-controller@6000000 {
384                 compatible = "arm,gic-v3";        375                 compatible = "arm,gic-v3";
385                 reg = <0x0 0x06000000 0 0x1000    376                 reg = <0x0 0x06000000 0 0x10000>, // GIC Dist
386                         <0x0 0x06200000 0 0x20    377                         <0x0 0x06200000 0 0x200000>, // GICR (RD_base +
387                                                   378                                                      // SGI_base)
388                         <0x0 0x0c0c0000 0 0x20    379                         <0x0 0x0c0c0000 0 0x2000>, // GICC
389                         <0x0 0x0c0d0000 0 0x10    380                         <0x0 0x0c0d0000 0 0x1000>, // GICH
390                         <0x0 0x0c0e0000 0 0x20    381                         <0x0 0x0c0e0000 0 0x20000>; // GICV
391                 #interrupt-cells = <3>;           382                 #interrupt-cells = <3>;
392                 #address-cells = <2>;             383                 #address-cells = <2>;
393                 #size-cells = <2>;                384                 #size-cells = <2>;
394                 ranges;                           385                 ranges;
395                 interrupt-controller;             386                 interrupt-controller;
396                 interrupts = <GIC_PPI 9 IRQ_TY    387                 interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
397                                                   388 
398                 its: msi-controller@6020000 {  !! 389                 its: gic-its@6020000 {
399                         compatible = "arm,gic-    390                         compatible = "arm,gic-v3-its";
400                         msi-controller;           391                         msi-controller;
401                         #msi-cells = <1>;      << 
402                         reg = <0x0 0x6020000 0    392                         reg = <0x0 0x6020000 0 0x20000>;
403                 };                                393                 };
404         };                                        394         };
405                                                   395 
406         timer {                                   396         timer {
407                 compatible = "arm,armv8-timer"    397                 compatible = "arm,armv8-timer";
408                 interrupts = <GIC_PPI 13 IRQ_T    398                 interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_HIGH>,
409                              <GIC_PPI 14 IRQ_T    399                              <GIC_PPI 14 IRQ_TYPE_LEVEL_HIGH>,
410                              <GIC_PPI 11 IRQ_T    400                              <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH>,
411                              <GIC_PPI 10 IRQ_T    401                              <GIC_PPI 10 IRQ_TYPE_LEVEL_HIGH>;
412         };                                        402         };
413                                                   403 
414         pmu {                                     404         pmu {
415                 compatible = "arm,cortex-a72-p    405                 compatible = "arm,cortex-a72-pmu";
416                 interrupts = <GIC_PPI 7 IRQ_TY    406                 interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_LOW>;
417         };                                        407         };
418                                                   408 
419         psci {                                    409         psci {
420                 compatible = "arm,psci-0.2";      410                 compatible = "arm,psci-0.2";
421                 method = "smc";                   411                 method = "smc";
422         };                                        412         };
423                                                   413 
424         memory@80000000 {                         414         memory@80000000 {
425                 // DRAM space - 1, size : 2 GB    415                 // DRAM space - 1, size : 2 GB DRAM
426                 device_type = "memory";           416                 device_type = "memory";
427                 reg = <0x00000000 0x80000000 0    417                 reg = <0x00000000 0x80000000 0 0x80000000>;
428         };                                        418         };
429                                                   419 
430         ddr1: memory-controller@1080000 {         420         ddr1: memory-controller@1080000 {
431                 compatible = "fsl,qoriq-memory    421                 compatible = "fsl,qoriq-memory-controller";
432                 reg = <0x0 0x1080000 0x0 0x100    422                 reg = <0x0 0x1080000 0x0 0x1000>;
433                 interrupts = <GIC_SPI 17 IRQ_T    423                 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
434                 little-endian;                    424                 little-endian;
435         };                                        425         };
436                                                   426 
437         ddr2: memory-controller@1090000 {         427         ddr2: memory-controller@1090000 {
438                 compatible = "fsl,qoriq-memory    428                 compatible = "fsl,qoriq-memory-controller";
439                 reg = <0x0 0x1090000 0x0 0x100    429                 reg = <0x0 0x1090000 0x0 0x1000>;
440                 interrupts = <GIC_SPI 18 IRQ_T    430                 interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
441                 little-endian;                    431                 little-endian;
442         };                                        432         };
443                                                   433 
444         // One clock unit-sysclk node which bo    434         // One clock unit-sysclk node which bootloader require during DT fix-up
445         sysclk: sysclk {                          435         sysclk: sysclk {
446                 compatible = "fixed-clock";       436                 compatible = "fixed-clock";
447                 #clock-cells = <0>;               437                 #clock-cells = <0>;
448                 clock-frequency = <100000000>;    438                 clock-frequency = <100000000>; // fixed up by bootloader
449                 clock-output-names = "sysclk";    439                 clock-output-names = "sysclk";
450         };                                        440         };
451                                                   441 
452         thermal-zones {                           442         thermal-zones {
453                 cluster6-7-thermal {           !! 443                 cluster6-7 {
454                         polling-delay-passive     444                         polling-delay-passive = <1000>;
455                         polling-delay = <5000>    445                         polling-delay = <5000>;
456                         thermal-sensors = <&tm    446                         thermal-sensors = <&tmu 0>;
457                                                   447 
458                         trips {                   448                         trips {
459                                 cluster6_7_ale    449                                 cluster6_7_alert: cluster6-7-alert {
460                                         temper    450                                         temperature = <85000>;
461                                         hyster    451                                         hysteresis = <2000>;
462                                         type =    452                                         type = "passive";
463                                 };                453                                 };
464                                                   454 
465                                 cluster6_7_cri    455                                 cluster6_7_crit: cluster6-7-crit {
466                                         temper    456                                         temperature = <95000>;
467                                         hyster    457                                         hysteresis = <2000>;
468                                         type =    458                                         type = "critical";
469                                 };                459                                 };
470                         };                        460                         };
471                                                   461 
472                         cooling-maps {            462                         cooling-maps {
473                                 map0 {            463                                 map0 {
474                                         trip =    464                                         trip = <&cluster6_7_alert>;
475                                         coolin    465                                         cooling-device =
476                                                   466                                                 <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
477                                                   467                                                 <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
478                                                   468                                                 <&cpu100 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
479                                                   469                                                 <&cpu101 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
480                                                   470                                                 <&cpu200 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
481                                                   471                                                 <&cpu201 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
482                                                   472                                                 <&cpu300 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
483                                                   473                                                 <&cpu301 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
484                                                   474                                                 <&cpu400 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
485                                                   475                                                 <&cpu401 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
486                                                   476                                                 <&cpu500 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
487                                                   477                                                 <&cpu501 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
488                                                   478                                                 <&cpu600 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
489                                                   479                                                 <&cpu601 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
490                                                   480                                                 <&cpu700 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
491                                                   481                                                 <&cpu701 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
492                                 };                482                                 };
493                         };                        483                         };
494                 };                                484                 };
495                                                   485 
496                 ddr-ctrl5-thermal {            !! 486                 ddr-cluster5 {
497                         polling-delay-passive     487                         polling-delay-passive = <1000>;
498                         polling-delay = <5000>    488                         polling-delay = <5000>;
499                         thermal-sensors = <&tm    489                         thermal-sensors = <&tmu 1>;
500                                                   490 
501                         trips {                   491                         trips {
502                                 ddr-cluster5-a    492                                 ddr-cluster5-alert {
503                                         temper    493                                         temperature = <85000>;
504                                         hyster    494                                         hysteresis = <2000>;
505                                         type =    495                                         type = "passive";
506                                 };                496                                 };
507                                                   497 
508                                 ddr-cluster5-c    498                                 ddr-cluster5-crit {
509                                         temper    499                                         temperature = <95000>;
510                                         hyster    500                                         hysteresis = <2000>;
511                                         type =    501                                         type = "critical";
512                                 };                502                                 };
513                         };                        503                         };
514                 };                                504                 };
515                                                   505 
516                 wriop-thermal {                !! 506                 wriop {
517                         polling-delay-passive     507                         polling-delay-passive = <1000>;
518                         polling-delay = <5000>    508                         polling-delay = <5000>;
519                         thermal-sensors = <&tm    509                         thermal-sensors = <&tmu 2>;
520                                                   510 
521                         trips {                   511                         trips {
522                                 wriop-alert {     512                                 wriop-alert {
523                                         temper    513                                         temperature = <85000>;
524                                         hyster    514                                         hysteresis = <2000>;
525                                         type =    515                                         type = "passive";
526                                 };                516                                 };
527                                                   517 
528                                 wriop-crit {      518                                 wriop-crit {
529                                         temper    519                                         temperature = <95000>;
530                                         hyster    520                                         hysteresis = <2000>;
531                                         type =    521                                         type = "critical";
532                                 };                522                                 };
533                         };                        523                         };
534                 };                                524                 };
535                                                   525 
536                 dce-thermal {                  !! 526                 dce-qbman-hsio2 {
537                         polling-delay-passive     527                         polling-delay-passive = <1000>;
538                         polling-delay = <5000>    528                         polling-delay = <5000>;
539                         thermal-sensors = <&tm    529                         thermal-sensors = <&tmu 3>;
540                                                   530 
541                         trips {                   531                         trips {
542                                 dce-qbman-aler    532                                 dce-qbman-alert {
543                                         temper    533                                         temperature = <85000>;
544                                         hyster    534                                         hysteresis = <2000>;
545                                         type =    535                                         type = "passive";
546                                 };                536                                 };
547                                                   537 
548                                 dce-qbman-crit    538                                 dce-qbman-crit {
549                                         temper    539                                         temperature = <95000>;
550                                         hyster    540                                         hysteresis = <2000>;
551                                         type =    541                                         type = "critical";
552                                 };                542                                 };
553                         };                        543                         };
554                 };                                544                 };
555                                                   545 
556                 ccn-thermal {                  !! 546                 ccn-dpaa-tbu {
557                         polling-delay-passive     547                         polling-delay-passive = <1000>;
558                         polling-delay = <5000>    548                         polling-delay = <5000>;
559                         thermal-sensors = <&tm    549                         thermal-sensors = <&tmu 4>;
560                                                   550 
561                         trips {                   551                         trips {
562                                 ccn-dpaa-alert    552                                 ccn-dpaa-alert {
563                                         temper    553                                         temperature = <85000>;
564                                         hyster    554                                         hysteresis = <2000>;
565                                         type =    555                                         type = "passive";
566                                 };                556                                 };
567                                                   557 
568                                 ccn-dpaa-crit     558                                 ccn-dpaa-crit {
569                                         temper    559                                         temperature = <95000>;
570                                         hyster    560                                         hysteresis = <2000>;
571                                         type =    561                                         type = "critical";
572                                 };                562                                 };
573                         };                        563                         };
574                 };                                564                 };
575                                                   565 
576                 cluster4-thermal {             !! 566                 cluster4-hsio3 {
577                         polling-delay-passive     567                         polling-delay-passive = <1000>;
578                         polling-delay = <5000>    568                         polling-delay = <5000>;
579                         thermal-sensors = <&tm    569                         thermal-sensors = <&tmu 5>;
580                                                   570 
581                         trips {                   571                         trips {
582                                 clust4-hsio3-a    572                                 clust4-hsio3-alert {
583                                         temper    573                                         temperature = <85000>;
584                                         hyster    574                                         hysteresis = <2000>;
585                                         type =    575                                         type = "passive";
586                                 };                576                                 };
587                                                   577 
588                                 clust4-hsio3-c    578                                 clust4-hsio3-crit {
589                                         temper    579                                         temperature = <95000>;
590                                         hyster    580                                         hysteresis = <2000>;
591                                         type =    581                                         type = "critical";
592                                 };                582                                 };
593                         };                        583                         };
594                 };                                584                 };
595                                                   585 
596                 cluster2-3-thermal {           !! 586                 cluster2-3 {
597                         polling-delay-passive     587                         polling-delay-passive = <1000>;
598                         polling-delay = <5000>    588                         polling-delay = <5000>;
599                         thermal-sensors = <&tm    589                         thermal-sensors = <&tmu 6>;
600                                                   590 
601                         trips {                   591                         trips {
602                                 cluster2-3-ale    592                                 cluster2-3-alert {
603                                         temper    593                                         temperature = <85000>;
604                                         hyster    594                                         hysteresis = <2000>;
605                                         type =    595                                         type = "passive";
606                                 };                596                                 };
607                                                   597 
608                                 cluster2-3-cri    598                                 cluster2-3-crit {
609                                         temper    599                                         temperature = <95000>;
610                                         hyster    600                                         hysteresis = <2000>;
611                                         type =    601                                         type = "critical";
612                                 };                602                                 };
613                         };                        603                         };
614                 };                                604                 };
615         };                                        605         };
616                                                   606 
617         soc {                                     607         soc {
618                 compatible = "simple-bus";        608                 compatible = "simple-bus";
619                 #address-cells = <2>;             609                 #address-cells = <2>;
620                 #size-cells = <2>;                610                 #size-cells = <2>;
621                 ranges;                           611                 ranges;
622                 dma-ranges = <0x0 0x0 0x0 0x0     612                 dma-ranges = <0x0 0x0 0x0 0x0 0x10000 0x00000000>;
623                                                   613 
624                 serdes_1: phy@1ea0000 {        << 
625                         compatible = "fsl,lynx << 
626                         reg = <0x0 0x1ea0000 0 << 
627                         #phy-cells = <1>;      << 
628                 };                             << 
629                                                << 
630                 serdes_2: phy@1eb0000 {        << 
631                         compatible = "fsl,lynx << 
632                         reg = <0x0 0x1eb0000 0 << 
633                         #phy-cells = <1>;      << 
634                         status = "disabled";   << 
635                 };                             << 
636                                                << 
637                 crypto: crypto@8000000 {          614                 crypto: crypto@8000000 {
638                         compatible = "fsl,sec-    615                         compatible = "fsl,sec-v5.0", "fsl,sec-v4.0";
639                         fsl,sec-era = <10>;       616                         fsl,sec-era = <10>;
640                         #address-cells = <1>;     617                         #address-cells = <1>;
641                         #size-cells = <1>;        618                         #size-cells = <1>;
642                         ranges = <0x0 0x00 0x8    619                         ranges = <0x0 0x00 0x8000000 0x100000>;
643                         reg = <0x00 0x8000000     620                         reg = <0x00 0x8000000 0x0 0x100000>;
644                         interrupts = <GIC_SPI     621                         interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>;
645                         dma-coherent;             622                         dma-coherent;
646                         status = "disabled";      623                         status = "disabled";
647                                                   624 
648                         sec_jr0: jr@10000 {       625                         sec_jr0: jr@10000 {
649                                 compatible = "    626                                 compatible = "fsl,sec-v5.0-job-ring",
650                                              "    627                                              "fsl,sec-v4.0-job-ring";
651                                 reg = <0x10000 !! 628                                 reg        = <0x10000 0x10000>;
652                                 interrupts = <    629                                 interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>;
653                         };                        630                         };
654                                                   631 
655                         sec_jr1: jr@20000 {       632                         sec_jr1: jr@20000 {
656                                 compatible = "    633                                 compatible = "fsl,sec-v5.0-job-ring",
657                                              "    634                                              "fsl,sec-v4.0-job-ring";
658                                 reg = <0x20000 !! 635                                 reg        = <0x20000 0x10000>;
659                                 interrupts = <    636                                 interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>;
660                         };                        637                         };
661                                                   638 
662                         sec_jr2: jr@30000 {       639                         sec_jr2: jr@30000 {
663                                 compatible = "    640                                 compatible = "fsl,sec-v5.0-job-ring",
664                                              "    641                                              "fsl,sec-v4.0-job-ring";
665                                 reg = <0x30000 !! 642                                 reg        = <0x30000 0x10000>;
666                                 interrupts = <    643                                 interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>;
667                         };                        644                         };
668                                                   645 
669                         sec_jr3: jr@40000 {       646                         sec_jr3: jr@40000 {
670                                 compatible = "    647                                 compatible = "fsl,sec-v5.0-job-ring",
671                                              "    648                                              "fsl,sec-v4.0-job-ring";
672                                 reg = <0x40000 !! 649                                 reg        = <0x40000 0x10000>;
673                                 interrupts = <    650                                 interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
674                         };                        651                         };
675                 };                                652                 };
676                                                   653 
677                 clockgen: clock-controller@130    654                 clockgen: clock-controller@1300000 {
678                         compatible = "fsl,lx21    655                         compatible = "fsl,lx2160a-clockgen";
679                         reg = <0 0x1300000 0 0    656                         reg = <0 0x1300000 0 0xa0000>;
680                         #clock-cells = <2>;       657                         #clock-cells = <2>;
681                         clocks = <&sysclk>;       658                         clocks = <&sysclk>;
682                 };                                659                 };
683                                                   660 
684                 dcfg: syscon@1e00000 {            661                 dcfg: syscon@1e00000 {
685                         compatible = "fsl,lx21    662                         compatible = "fsl,lx2160a-dcfg", "syscon";
686                         reg = <0x0 0x1e00000 0    663                         reg = <0x0 0x1e00000 0x0 0x10000>;
687                         little-endian;            664                         little-endian;
688                 };                                665                 };
689                                                   666 
690                 sfp: efuse@1e80000 {           << 
691                         compatible = "fsl,ls10 << 
692                         reg = <0x0 0x1e80000 0 << 
693                         clocks = <&clockgen QO << 
694                                             QO << 
695                         clock-names = "sfp";   << 
696                 };                             << 
697                                                << 
698                 isc: syscon@1f70000 {          << 
699                         compatible = "fsl,lx21 << 
700                         reg = <0x0 0x1f70000 0 << 
701                         little-endian;         << 
702                         #address-cells = <1>;  << 
703                         #size-cells = <1>;     << 
704                         ranges = <0x0 0x0 0x1f << 
705                                                << 
706                         extirq: interrupt-cont << 
707                                 compatible = " << 
708                                 #interrupt-cel << 
709                                 #address-cells << 
710                                 interrupt-cont << 
711                                 reg = <0x14 4> << 
712                                 interrupt-map  << 
713                                         <0 0 & << 
714                                         <1 0 & << 
715                                         <2 0 & << 
716                                         <3 0 & << 
717                                         <4 0 & << 
718                                         <5 0 & << 
719                                         <6 0 & << 
720                                         <7 0 & << 
721                                         <8 0 & << 
722                                         <9 0 & << 
723                                         <10 0  << 
724                                         <11 0  << 
725                                 interrupt-map- << 
726                         };                     << 
727                 };                             << 
728                                                << 
729                 tmu: tmu@1f80000 {                667                 tmu: tmu@1f80000 {
730                         compatible = "fsl,qori    668                         compatible = "fsl,qoriq-tmu";
731                         reg = <0x0 0x1f80000 0    669                         reg = <0x0 0x1f80000 0x0 0x10000>;
732                         interrupts = <GIC_SPI     670                         interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
733                         fsl,tmu-range = <0x800    671                         fsl,tmu-range = <0x800000e6 0x8001017d>;
734                         fsl,tmu-calibration =     672                         fsl,tmu-calibration =
735                                 /* Calibration    673                                 /* Calibration data group 1 */
736                                 <0x00000000 0x !! 674                                 <0x00000000 0x00000035
737                                 /* Calibration    675                                 /* Calibration data group 2 */
738                                 <0x00000001 0x !! 676                                 0x00000001 0x00000154>;
739                         little-endian;            677                         little-endian;
740                         #thermal-sensor-cells     678                         #thermal-sensor-cells = <1>;
741                 };                                679                 };
742                                                   680 
743                 i2c0: i2c@2000000 {               681                 i2c0: i2c@2000000 {
744                         compatible = "fsl,vf61    682                         compatible = "fsl,vf610-i2c";
745                         #address-cells = <1>;     683                         #address-cells = <1>;
746                         #size-cells = <0>;        684                         #size-cells = <0>;
747                         reg = <0x0 0x2000000 0    685                         reg = <0x0 0x2000000 0x0 0x10000>;
748                         interrupts = <GIC_SPI     686                         interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
749                         clock-names = "ipg";   !! 687                         clock-names = "i2c";
750                         clocks = <&clockgen QO !! 688                         clocks = <&clockgen 4 15>;
751                                             QO !! 689                         scl-gpio = <&gpio2 15 GPIO_ACTIVE_HIGH>;
752                         pinctrl-names = "defau << 
753                         pinctrl-0 = <&i2c0_scl << 
754                         pinctrl-1 = <&i2c0_scl << 
755                         scl-gpios = <&gpio0 3  << 
756                         status = "disabled";      690                         status = "disabled";
757                 };                                691                 };
758                                                   692 
759                 i2c1: i2c@2010000 {               693                 i2c1: i2c@2010000 {
760                         compatible = "fsl,vf61    694                         compatible = "fsl,vf610-i2c";
761                         #address-cells = <1>;     695                         #address-cells = <1>;
762                         #size-cells = <0>;        696                         #size-cells = <0>;
763                         reg = <0x0 0x2010000 0    697                         reg = <0x0 0x2010000 0x0 0x10000>;
764                         interrupts = <GIC_SPI     698                         interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
765                         clock-names = "ipg";   !! 699                         clock-names = "i2c";
766                         clocks = <&clockgen QO !! 700                         clocks = <&clockgen 4 15>;
767                                             QO << 
768                         pinctrl-names = "defau << 
769                         pinctrl-0 = <&i2c1_scl << 
770                         pinctrl-1 = <&i2c1_scl << 
771                         scl-gpios = <&gpio0 31 << 
772                         status = "disabled";      701                         status = "disabled";
773                 };                                702                 };
774                                                   703 
775                 i2c2: i2c@2020000 {               704                 i2c2: i2c@2020000 {
776                         compatible = "fsl,vf61    705                         compatible = "fsl,vf610-i2c";
777                         #address-cells = <1>;     706                         #address-cells = <1>;
778                         #size-cells = <0>;        707                         #size-cells = <0>;
779                         reg = <0x0 0x2020000 0    708                         reg = <0x0 0x2020000 0x0 0x10000>;
780                         interrupts = <GIC_SPI     709                         interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
781                         clock-names = "ipg";   !! 710                         clock-names = "i2c";
782                         clocks = <&clockgen QO !! 711                         clocks = <&clockgen 4 15>;
783                                             QO << 
784                         pinctrl-names = "defau << 
785                         pinctrl-0 = <&i2c2_scl << 
786                         pinctrl-1 = <&i2c2_scl << 
787                         scl-gpios = <&gpio0 29 << 
788                         status = "disabled";      712                         status = "disabled";
789                 };                                713                 };
790                                                   714 
791                 i2c3: i2c@2030000 {               715                 i2c3: i2c@2030000 {
792                         compatible = "fsl,vf61    716                         compatible = "fsl,vf610-i2c";
793                         #address-cells = <1>;     717                         #address-cells = <1>;
794                         #size-cells = <0>;        718                         #size-cells = <0>;
795                         reg = <0x0 0x2030000 0    719                         reg = <0x0 0x2030000 0x0 0x10000>;
796                         interrupts = <GIC_SPI     720                         interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
797                         clock-names = "ipg";   !! 721                         clock-names = "i2c";
798                         clocks = <&clockgen QO !! 722                         clocks = <&clockgen 4 15>;
799                                             QO << 
800                         pinctrl-names = "defau << 
801                         pinctrl-0 = <&i2c3_scl << 
802                         pinctrl-1 = <&i2c3_scl << 
803                         scl-gpios = <&gpio0 27 << 
804                         status = "disabled";      723                         status = "disabled";
805                 };                                724                 };
806                                                   725 
807                 i2c4: i2c@2040000 {               726                 i2c4: i2c@2040000 {
808                         compatible = "fsl,vf61    727                         compatible = "fsl,vf610-i2c";
809                         #address-cells = <1>;     728                         #address-cells = <1>;
810                         #size-cells = <0>;        729                         #size-cells = <0>;
811                         reg = <0x0 0x2040000 0    730                         reg = <0x0 0x2040000 0x0 0x10000>;
812                         interrupts = <GIC_SPI     731                         interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
813                         clock-names = "ipg";   !! 732                         clock-names = "i2c";
814                         clocks = <&clockgen QO !! 733                         clocks = <&clockgen 4 15>;
815                                             QO !! 734                         scl-gpio = <&gpio2 16 GPIO_ACTIVE_HIGH>;
816                         pinctrl-names = "defau << 
817                         pinctrl-0 = <&i2c4_scl << 
818                         pinctrl-1 = <&i2c4_scl << 
819                         scl-gpios = <&gpio0 25 << 
820                         status = "disabled";      735                         status = "disabled";
821                 };                                736                 };
822                                                   737 
823                 i2c5: i2c@2050000 {               738                 i2c5: i2c@2050000 {
824                         compatible = "fsl,vf61    739                         compatible = "fsl,vf610-i2c";
825                         #address-cells = <1>;     740                         #address-cells = <1>;
826                         #size-cells = <0>;        741                         #size-cells = <0>;
827                         reg = <0x0 0x2050000 0    742                         reg = <0x0 0x2050000 0x0 0x10000>;
828                         interrupts = <GIC_SPI     743                         interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
829                         clock-names = "ipg";   !! 744                         clock-names = "i2c";
830                         clocks = <&clockgen QO !! 745                         clocks = <&clockgen 4 15>;
831                                             QO << 
832                         pinctrl-names = "defau << 
833                         pinctrl-0 = <&i2c5_scl << 
834                         pinctrl-1 = <&i2c5_scl << 
835                         scl-gpios = <&gpio0 23 << 
836                         status = "disabled";      746                         status = "disabled";
837                 };                                747                 };
838                                                   748 
839                 i2c6: i2c@2060000 {               749                 i2c6: i2c@2060000 {
840                         compatible = "fsl,vf61    750                         compatible = "fsl,vf610-i2c";
841                         #address-cells = <1>;     751                         #address-cells = <1>;
842                         #size-cells = <0>;        752                         #size-cells = <0>;
843                         reg = <0x0 0x2060000 0    753                         reg = <0x0 0x2060000 0x0 0x10000>;
844                         interrupts = <GIC_SPI     754                         interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
845                         clock-names = "ipg";   !! 755                         clock-names = "i2c";
846                         clocks = <&clockgen QO !! 756                         clocks = <&clockgen 4 15>;
847                                             QO << 
848                         pinctrl-names = "defau << 
849                         pinctrl-0 = <&i2c6_scl << 
850                         pinctrl-1 = <&i2c6_scl << 
851                         scl-gpios = <&gpio1 16 << 
852                         status = "disabled";      757                         status = "disabled";
853                 };                                758                 };
854                                                   759 
855                 i2c7: i2c@2070000 {               760                 i2c7: i2c@2070000 {
856                         compatible = "fsl,vf61    761                         compatible = "fsl,vf610-i2c";
857                         #address-cells = <1>;     762                         #address-cells = <1>;
858                         #size-cells = <0>;        763                         #size-cells = <0>;
859                         reg = <0x0 0x2070000 0    764                         reg = <0x0 0x2070000 0x0 0x10000>;
860                         interrupts = <GIC_SPI     765                         interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
861                         clock-names = "ipg";   !! 766                         clock-names = "i2c";
862                         clocks = <&clockgen QO !! 767                         clocks = <&clockgen 4 15>;
863                                             QO << 
864                         pinctrl-names = "defau << 
865                         pinctrl-0 = <&i2c7_scl << 
866                         pinctrl-1 = <&i2c7_scl << 
867                         scl-gpios = <&gpio1 18 << 
868                         status = "disabled";      768                         status = "disabled";
869                 };                                769                 };
870                                                   770 
871                 fspi: spi@20c0000 {               771                 fspi: spi@20c0000 {
872                         compatible = "nxp,lx21    772                         compatible = "nxp,lx2160a-fspi";
873                         #address-cells = <1>;     773                         #address-cells = <1>;
874                         #size-cells = <0>;        774                         #size-cells = <0>;
875                         reg = <0x0 0x20c0000 0    775                         reg = <0x0 0x20c0000 0x0 0x10000>,
876                               <0x0 0x20000000     776                               <0x0 0x20000000 0x0 0x10000000>;
877                         reg-names = "fspi_base    777                         reg-names = "fspi_base", "fspi_mmap";
878                         interrupts = <GIC_SPI     778                         interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
879                         clocks = <&clockgen QO !! 779                         clocks = <&clockgen 4 3>, <&clockgen 4 3>;
880                                             QO << 
881                                  <&clockgen QO << 
882                                             QO << 
883                         clock-names = "fspi_en    780                         clock-names = "fspi_en", "fspi";
884                         status = "disabled";      781                         status = "disabled";
885                 };                                782                 };
886                                                   783 
887                 dspi0: spi@2100000 {              784                 dspi0: spi@2100000 {
888                         compatible = "fsl,lx21    785                         compatible = "fsl,lx2160a-dspi", "fsl,ls2085a-dspi";
889                         #address-cells = <1>;     786                         #address-cells = <1>;
890                         #size-cells = <0>;        787                         #size-cells = <0>;
891                         reg = <0x0 0x2100000 0    788                         reg = <0x0 0x2100000 0x0 0x10000>;
892                         interrupts = <GIC_SPI     789                         interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
893                         clocks = <&clockgen QO !! 790                         clocks = <&clockgen 4 7>;
894                                             QO << 
895                         clock-names = "dspi";     791                         clock-names = "dspi";
896                         spi-num-chipselects =     792                         spi-num-chipselects = <5>;
897                         bus-num = <0>;            793                         bus-num = <0>;
898                         status = "disabled";      794                         status = "disabled";
899                 };                                795                 };
900                                                   796 
901                 dspi1: spi@2110000 {              797                 dspi1: spi@2110000 {
902                         compatible = "fsl,lx21    798                         compatible = "fsl,lx2160a-dspi", "fsl,ls2085a-dspi";
903                         #address-cells = <1>;     799                         #address-cells = <1>;
904                         #size-cells = <0>;        800                         #size-cells = <0>;
905                         reg = <0x0 0x2110000 0    801                         reg = <0x0 0x2110000 0x0 0x10000>;
906                         interrupts = <GIC_SPI     802                         interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
907                         clocks = <&clockgen QO !! 803                         clocks = <&clockgen 4 7>;
908                                             QO << 
909                         clock-names = "dspi";     804                         clock-names = "dspi";
910                         spi-num-chipselects =     805                         spi-num-chipselects = <5>;
911                         bus-num = <1>;            806                         bus-num = <1>;
912                         status = "disabled";      807                         status = "disabled";
913                 };                                808                 };
914                                                   809 
915                 dspi2: spi@2120000 {              810                 dspi2: spi@2120000 {
916                         compatible = "fsl,lx21    811                         compatible = "fsl,lx2160a-dspi", "fsl,ls2085a-dspi";
917                         #address-cells = <1>;     812                         #address-cells = <1>;
918                         #size-cells = <0>;        813                         #size-cells = <0>;
919                         reg = <0x0 0x2120000 0    814                         reg = <0x0 0x2120000 0x0 0x10000>;
920                         interrupts = <GIC_SPI     815                         interrupts = <GIC_SPI 241 IRQ_TYPE_LEVEL_HIGH>;
921                         clocks = <&clockgen QO !! 816                         clocks = <&clockgen 4 7>;
922                                             QO << 
923                         clock-names = "dspi";     817                         clock-names = "dspi";
924                         spi-num-chipselects =     818                         spi-num-chipselects = <5>;
925                         bus-num = <2>;            819                         bus-num = <2>;
926                         status = "disabled";      820                         status = "disabled";
927                 };                                821                 };
928                                                   822 
929                 esdhc0: mmc@2140000 {          !! 823                 esdhc0: esdhc@2140000 {
930                         compatible = "fsl,ls20 !! 824                         compatible = "fsl,esdhc";
931                         reg = <0x0 0x2140000 0    825                         reg = <0x0 0x2140000 0x0 0x10000>;
932                         interrupts = <GIC_SPI  !! 826                         interrupts = <0 28 0x4>; /* Level high type */
933                         clocks = <&clockgen QO !! 827                         clocks = <&clockgen 4 1>;
934                                             QO << 
935                         dma-coherent;             828                         dma-coherent;
936                         voltage-ranges = <1800    829                         voltage-ranges = <1800 1800 3300 3300>;
937                         sdhci,auto-cmd12;         830                         sdhci,auto-cmd12;
938                         little-endian;            831                         little-endian;
939                         bus-width = <4>;          832                         bus-width = <4>;
940                         status = "disabled";      833                         status = "disabled";
941                 };                                834                 };
942                                                   835 
943                 esdhc1: mmc@2150000 {          !! 836                 esdhc1: esdhc@2150000 {
944                         compatible = "fsl,ls20 !! 837                         compatible = "fsl,esdhc";
945                         reg = <0x0 0x2150000 0    838                         reg = <0x0 0x2150000 0x0 0x10000>;
946                         interrupts = <GIC_SPI  !! 839                         interrupts = <0 63 0x4>; /* Level high type */
947                         clocks = <&clockgen QO !! 840                         clocks = <&clockgen 4 1>;
948                                             QO << 
949                         dma-coherent;             841                         dma-coherent;
950                         voltage-ranges = <1800    842                         voltage-ranges = <1800 1800 3300 3300>;
951                         sdhci,auto-cmd12;         843                         sdhci,auto-cmd12;
952                         broken-cd;                844                         broken-cd;
953                         little-endian;            845                         little-endian;
954                         bus-width = <4>;          846                         bus-width = <4>;
955                         status = "disabled";      847                         status = "disabled";
956                 };                                848                 };
957                                                   849 
958                 can0: can@2180000 {            << 
959                         compatible = "fsl,lx21 << 
960                         reg = <0x0 0x2180000 0 << 
961                         interrupts = <GIC_SPI  << 
962                         clocks = <&clockgen QO << 
963                                             QO << 
964                                  <&clockgen QO << 
965                         clock-names = "ipg", " << 
966                         fsl,clk-source = /bits << 
967                         status = "disabled";   << 
968                 };                             << 
969                                                << 
970                 can1: can@2190000 {            << 
971                         compatible = "fsl,lx21 << 
972                         reg = <0x0 0x2190000 0 << 
973                         interrupts = <GIC_SPI  << 
974                         clocks = <&clockgen QO << 
975                                             QO << 
976                                  <&clockgen QO << 
977                         clock-names = "ipg", " << 
978                         fsl,clk-source = /bits << 
979                         status = "disabled";   << 
980                 };                             << 
981                                                << 
982                 uart0: serial@21c0000 {           850                 uart0: serial@21c0000 {
983                         compatible = "arm,pl01 !! 851                         compatible = "arm,sbsa-uart","arm,pl011";
984                         clocks = <&clockgen QO << 
985                                             QO << 
986                                  <&clockgen QO << 
987                                             QO << 
988                         clock-names = "uartclk << 
989                         reg = <0x0 0x21c0000 0    852                         reg = <0x0 0x21c0000 0x0 0x1000>;
990                         interrupts = <GIC_SPI     853                         interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
                                                   >> 854                         current-speed = <115200>;
991                         status = "disabled";      855                         status = "disabled";
992                 };                                856                 };
993                                                   857 
994                 uart1: serial@21d0000 {           858                 uart1: serial@21d0000 {
995                         compatible = "arm,pl01 !! 859                         compatible = "arm,sbsa-uart","arm,pl011";
996                         clocks = <&clockgen QO << 
997                                             QO << 
998                                  <&clockgen QO << 
999                                             QO << 
1000                         clock-names = "uartcl << 
1001                         reg = <0x0 0x21d0000     860                         reg = <0x0 0x21d0000 0x0 0x1000>;
1002                         interrupts = <GIC_SPI    861                         interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
                                                   >> 862                         current-speed = <115200>;
1003                         status = "disabled";     863                         status = "disabled";
1004                 };                               864                 };
1005                                                  865 
1006                 uart2: serial@21e0000 {          866                 uart2: serial@21e0000 {
1007                         compatible = "arm,pl0 !! 867                         compatible = "arm,sbsa-uart","arm,pl011";
1008                         clocks = <&clockgen Q << 
1009                                             Q << 
1010                                  <&clockgen Q << 
1011                                             Q << 
1012                         clock-names = "uartcl << 
1013                         reg = <0x0 0x21e0000     868                         reg = <0x0 0x21e0000 0x0 0x1000>;
1014                         interrupts = <GIC_SPI    869                         interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
                                                   >> 870                         current-speed = <115200>;
1015                         status = "disabled";     871                         status = "disabled";
1016                 };                               872                 };
1017                                                  873 
1018                 uart3: serial@21f0000 {          874                 uart3: serial@21f0000 {
1019                         compatible = "arm,pl0 !! 875                         compatible = "arm,sbsa-uart","arm,pl011";
1020                         clocks = <&clockgen Q << 
1021                                             Q << 
1022                                  <&clockgen Q << 
1023                                             Q << 
1024                         clock-names = "uartcl << 
1025                         reg = <0x0 0x21f0000     876                         reg = <0x0 0x21f0000 0x0 0x1000>;
1026                         interrupts = <GIC_SPI    877                         interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
                                                   >> 878                         current-speed = <115200>;
1027                         status = "disabled";     879                         status = "disabled";
1028                 };                               880                 };
1029                                                  881 
1030                 gpio0: gpio@2300000 {            882                 gpio0: gpio@2300000 {
1031                         compatible = "fsl,ls2 !! 883                         compatible = "fsl,qoriq-gpio";
1032                         reg = <0x0 0x2300000     884                         reg = <0x0 0x2300000 0x0 0x10000>;
1033                         interrupts = <GIC_SPI    885                         interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
1034                         gpio-controller;         886                         gpio-controller;
1035                         little-endian;           887                         little-endian;
1036                         #gpio-cells = <2>;       888                         #gpio-cells = <2>;
1037                         interrupt-controller;    889                         interrupt-controller;
1038                         #interrupt-cells = <2    890                         #interrupt-cells = <2>;
1039                 };                               891                 };
1040                                                  892 
1041                 gpio1: gpio@2310000 {            893                 gpio1: gpio@2310000 {
1042                         compatible = "fsl,ls2 !! 894                         compatible = "fsl,qoriq-gpio";
1043                         reg = <0x0 0x2310000     895                         reg = <0x0 0x2310000 0x0 0x10000>;
1044                         interrupts = <GIC_SPI    896                         interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
1045                         gpio-controller;         897                         gpio-controller;
1046                         little-endian;           898                         little-endian;
1047                         #gpio-cells = <2>;       899                         #gpio-cells = <2>;
1048                         interrupt-controller;    900                         interrupt-controller;
1049                         #interrupt-cells = <2    901                         #interrupt-cells = <2>;
1050                 };                               902                 };
1051                                                  903 
1052                 gpio2: gpio@2320000 {            904                 gpio2: gpio@2320000 {
1053                         compatible = "fsl,ls2 !! 905                         compatible = "fsl,qoriq-gpio";
1054                         reg = <0x0 0x2320000     906                         reg = <0x0 0x2320000 0x0 0x10000>;
1055                         interrupts = <GIC_SPI    907                         interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
1056                         gpio-controller;         908                         gpio-controller;
1057                         little-endian;           909                         little-endian;
1058                         #gpio-cells = <2>;       910                         #gpio-cells = <2>;
1059                         interrupt-controller;    911                         interrupt-controller;
1060                         #interrupt-cells = <2    912                         #interrupt-cells = <2>;
1061                 };                               913                 };
1062                                                  914 
1063                 gpio3: gpio@2330000 {            915                 gpio3: gpio@2330000 {
1064                         compatible = "fsl,ls2 !! 916                         compatible = "fsl,qoriq-gpio";
1065                         reg = <0x0 0x2330000     917                         reg = <0x0 0x2330000 0x0 0x10000>;
1066                         interrupts = <GIC_SPI    918                         interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
1067                         gpio-controller;         919                         gpio-controller;
1068                         little-endian;           920                         little-endian;
1069                         #gpio-cells = <2>;       921                         #gpio-cells = <2>;
1070                         interrupt-controller;    922                         interrupt-controller;
1071                         #interrupt-cells = <2    923                         #interrupt-cells = <2>;
1072                 };                               924                 };
1073                                                  925 
1074                 watchdog@23a0000 {               926                 watchdog@23a0000 {
1075                         compatible = "arm,sbs    927                         compatible = "arm,sbsa-gwdt";
1076                         reg = <0x0 0x23a0000     928                         reg = <0x0 0x23a0000 0 0x1000>,
1077                               <0x0 0x2390000     929                               <0x0 0x2390000 0 0x1000>;
1078                         interrupts = <GIC_SPI    930                         interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
1079                         timeout-sec = <30>;      931                         timeout-sec = <30>;
1080                 };                               932                 };
1081                                                  933 
1082                 rcpm: wakeup-controller@1e340 !! 934                 rcpm: power-controller@1e34040 {
1083                         compatible = "fsl,lx2    935                         compatible = "fsl,lx2160a-rcpm", "fsl,qoriq-rcpm-2.1+";
1084                         reg = <0x0 0x1e34040     936                         reg = <0x0 0x1e34040 0x0 0x1c>;
1085                         #fsl,rcpm-wakeup-cell    937                         #fsl,rcpm-wakeup-cells = <7>;
1086                         little-endian;           938                         little-endian;
1087                 };                               939                 };
1088                                                  940 
1089                 ftm_alarm0: rtc@2800000 {     !! 941                 ftm_alarm0: timer@2800000 {
1090                         compatible = "fsl,lx2    942                         compatible = "fsl,lx2160a-ftm-alarm";
1091                         reg = <0x0 0x2800000     943                         reg = <0x0 0x2800000 0x0 0x10000>;
1092                         fsl,rcpm-wakeup = <&r    944                         fsl,rcpm-wakeup = <&rcpm 0x0 0x0 0x0 0x0 0x4000 0x0 0x0>;
1093                         interrupts = <GIC_SPI    945                         interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
1094                 };                               946                 };
1095                                                  947 
1096                 usb0: usb@3100000 {              948                 usb0: usb@3100000 {
1097                         compatible = "snps,dw    949                         compatible = "snps,dwc3";
1098                         reg = <0x0 0x3100000     950                         reg = <0x0 0x3100000 0x0 0x10000>;
1099                         interrupts = <GIC_SPI    951                         interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
1100                         dr_mode = "host";        952                         dr_mode = "host";
1101                         snps,quirk-frame-leng    953                         snps,quirk-frame-length-adjustment = <0x20>;
1102                         usb3-lpm-capable;     << 
1103                         snps,dis_rxdet_inp3_q    954                         snps,dis_rxdet_inp3_quirk;
1104                         snps,incr-burst-type-    955                         snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>;
1105                         status = "disabled";     956                         status = "disabled";
1106                 };                               957                 };
1107                                                  958 
1108                 usb1: usb@3110000 {              959                 usb1: usb@3110000 {
1109                         compatible = "snps,dw    960                         compatible = "snps,dwc3";
1110                         reg = <0x0 0x3110000     961                         reg = <0x0 0x3110000 0x0 0x10000>;
1111                         interrupts = <GIC_SPI    962                         interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
1112                         dr_mode = "host";        963                         dr_mode = "host";
1113                         snps,quirk-frame-leng    964                         snps,quirk-frame-length-adjustment = <0x20>;
1114                         usb3-lpm-capable;     << 
1115                         snps,dis_rxdet_inp3_q    965                         snps,dis_rxdet_inp3_quirk;
1116                         snps,incr-burst-type-    966                         snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>;
1117                         status = "disabled";     967                         status = "disabled";
1118                 };                               968                 };
1119                                                  969 
1120                 sata0: sata@3200000 {            970                 sata0: sata@3200000 {
1121                         compatible = "fsl,lx2    971                         compatible = "fsl,lx2160a-ahci";
1122                         reg = <0x0 0x3200000     972                         reg = <0x0 0x3200000 0x0 0x10000>,
1123                               <0x7 0x100520 0    973                               <0x7 0x100520 0x0 0x4>;
1124                         reg-names = "ahci", "    974                         reg-names = "ahci", "sata-ecc";
1125                         interrupts = <GIC_SPI    975                         interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
1126                         clocks = <&clockgen Q !! 976                         clocks = <&clockgen 4 3>;
1127                                             Q << 
1128                         dma-coherent;            977                         dma-coherent;
1129                         status = "disabled";     978                         status = "disabled";
1130                 };                               979                 };
1131                                                  980 
1132                 sata1: sata@3210000 {            981                 sata1: sata@3210000 {
1133                         compatible = "fsl,lx2    982                         compatible = "fsl,lx2160a-ahci";
1134                         reg = <0x0 0x3210000     983                         reg = <0x0 0x3210000 0x0 0x10000>,
1135                               <0x7 0x100520 0    984                               <0x7 0x100520 0x0 0x4>;
1136                         reg-names = "ahci", "    985                         reg-names = "ahci", "sata-ecc";
1137                         interrupts = <GIC_SPI    986                         interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>;
1138                         clocks = <&clockgen Q !! 987                         clocks = <&clockgen 4 3>;
1139                                             Q << 
1140                         dma-coherent;            988                         dma-coherent;
1141                         status = "disabled";     989                         status = "disabled";
1142                 };                               990                 };
1143                                                  991 
1144                 sata2: sata@3220000 {            992                 sata2: sata@3220000 {
1145                         compatible = "fsl,lx2    993                         compatible = "fsl,lx2160a-ahci";
1146                         reg = <0x0 0x3220000     994                         reg = <0x0 0x3220000 0x0 0x10000>,
1147                               <0x7 0x100520 0    995                               <0x7 0x100520 0x0 0x4>;
1148                         reg-names = "ahci", "    996                         reg-names = "ahci", "sata-ecc";
1149                         interrupts = <GIC_SPI    997                         interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
1150                         clocks = <&clockgen Q !! 998                         clocks = <&clockgen 4 3>;
1151                                             Q << 
1152                         dma-coherent;            999                         dma-coherent;
1153                         status = "disabled";     1000                         status = "disabled";
1154                 };                               1001                 };
1155                                                  1002 
1156                 sata3: sata@3230000 {            1003                 sata3: sata@3230000 {
1157                         compatible = "fsl,lx2    1004                         compatible = "fsl,lx2160a-ahci";
1158                         reg = <0x0 0x3230000     1005                         reg = <0x0 0x3230000 0x0 0x10000>,
1159                               <0x7 0x100520 0    1006                               <0x7 0x100520 0x0 0x4>;
1160                         reg-names = "ahci", "    1007                         reg-names = "ahci", "sata-ecc";
1161                         interrupts = <GIC_SPI    1008                         interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
1162                         clocks = <&clockgen Q !! 1009                         clocks = <&clockgen 4 3>;
1163                                             Q << 
1164                         dma-coherent;            1010                         dma-coherent;
1165                         status = "disabled";     1011                         status = "disabled";
1166                 };                               1012                 };
1167                                                  1013 
1168                 pcie1: pcie@3400000 {            1014                 pcie1: pcie@3400000 {
1169                         compatible = "fsl,lx2    1015                         compatible = "fsl,lx2160a-pcie";
1170                         reg = <0x00 0x0340000 !! 1016                         reg = <0x00 0x03400000 0x0 0x00100000   /* controller registers */
1171                               <0x80 0x0000000 !! 1017                                0x80 0x00000000 0x0 0x00002000>; /* configuration space */
1172                         reg-names = "csr_axi_    1018                         reg-names = "csr_axi_slave", "config_axi_slave";
1173                         interrupts = <GIC_SPI    1019                         interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, /* AER interrupt */
1174                                      <GIC_SPI    1020                                      <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, /* PME interrupt */
1175                                      <GIC_SPI    1021                                      <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; /* controller interrupt */
1176                         interrupt-names = "ae    1022                         interrupt-names = "aer", "pme", "intr";
1177                         #address-cells = <3>;    1023                         #address-cells = <3>;
1178                         #size-cells = <2>;       1024                         #size-cells = <2>;
1179                         device_type = "pci";     1025                         device_type = "pci";
1180                         dma-coherent;            1026                         dma-coherent;
1181                         apio-wins = <8>;         1027                         apio-wins = <8>;
1182                         ppio-wins = <8>;         1028                         ppio-wins = <8>;
1183                         bus-range = <0x0 0xff    1029                         bus-range = <0x0 0xff>;
1184                         ranges = <0x82000000     1030                         ranges = <0x82000000 0x0 0x40000000 0x80 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
1185                         msi-parent = <&its 0> !! 1031                         msi-parent = <&its>;
1186                         #interrupt-cells = <1    1032                         #interrupt-cells = <1>;
1187                         interrupt-map-mask =     1033                         interrupt-map-mask = <0 0 0 7>;
1188                         interrupt-map = <0000    1034                         interrupt-map = <0000 0 0 1 &gic 0 0 GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
1189                                         <0000    1035                                         <0000 0 0 2 &gic 0 0 GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
1190                                         <0000    1036                                         <0000 0 0 3 &gic 0 0 GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
1191                                         <0000    1037                                         <0000 0 0 4 &gic 0 0 GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
1192                         iommu-map = <0 &smmu     1038                         iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
1193                         status = "disabled";     1039                         status = "disabled";
1194                 };                               1040                 };
1195                                                  1041 
1196                 pcie2: pcie@3500000 {            1042                 pcie2: pcie@3500000 {
1197                         compatible = "fsl,lx2    1043                         compatible = "fsl,lx2160a-pcie";
1198                         reg = <0x00 0x0350000 !! 1044                         reg = <0x00 0x03500000 0x0 0x00100000   /* controller registers */
1199                               <0x88 0x0000000 !! 1045                                0x88 0x00000000 0x0 0x00002000>; /* configuration space */
1200                         reg-names = "csr_axi_    1046                         reg-names = "csr_axi_slave", "config_axi_slave";
1201                         interrupts = <GIC_SPI    1047                         interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, /* AER interrupt */
1202                                      <GIC_SPI    1048                                      <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, /* PME interrupt */
1203                                      <GIC_SPI    1049                                      <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>; /* controller interrupt */
1204                         interrupt-names = "ae    1050                         interrupt-names = "aer", "pme", "intr";
1205                         #address-cells = <3>;    1051                         #address-cells = <3>;
1206                         #size-cells = <2>;       1052                         #size-cells = <2>;
1207                         device_type = "pci";     1053                         device_type = "pci";
1208                         dma-coherent;            1054                         dma-coherent;
1209                         apio-wins = <8>;         1055                         apio-wins = <8>;
1210                         ppio-wins = <8>;         1056                         ppio-wins = <8>;
1211                         bus-range = <0x0 0xff    1057                         bus-range = <0x0 0xff>;
1212                         ranges = <0x82000000     1058                         ranges = <0x82000000 0x0 0x40000000 0x88 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
1213                         msi-parent = <&its 0> !! 1059                         msi-parent = <&its>;
1214                         #interrupt-cells = <1    1060                         #interrupt-cells = <1>;
1215                         interrupt-map-mask =     1061                         interrupt-map-mask = <0 0 0 7>;
1216                         interrupt-map = <0000    1062                         interrupt-map = <0000 0 0 1 &gic 0 0 GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
1217                                         <0000    1063                                         <0000 0 0 2 &gic 0 0 GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
1218                                         <0000    1064                                         <0000 0 0 3 &gic 0 0 GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
1219                                         <0000    1065                                         <0000 0 0 4 &gic 0 0 GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
1220                         iommu-map = <0 &smmu     1066                         iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
1221                         status = "disabled";     1067                         status = "disabled";
1222                 };                               1068                 };
1223                                                  1069 
1224                 pcie3: pcie@3600000 {            1070                 pcie3: pcie@3600000 {
1225                         compatible = "fsl,lx2    1071                         compatible = "fsl,lx2160a-pcie";
1226                         reg = <0x00 0x0360000 !! 1072                         reg = <0x00 0x03600000 0x0 0x00100000   /* controller registers */
1227                               <0x90 0x0000000 !! 1073                                0x90 0x00000000 0x0 0x00002000>; /* configuration space */
1228                         reg-names = "csr_axi_    1074                         reg-names = "csr_axi_slave", "config_axi_slave";
1229                         interrupts = <GIC_SPI    1075                         interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, /* AER interrupt */
1230                                      <GIC_SPI    1076                                      <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, /* PME interrupt */
1231                                      <GIC_SPI    1077                                      <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>; /* controller interrupt */
1232                         interrupt-names = "ae    1078                         interrupt-names = "aer", "pme", "intr";
1233                         #address-cells = <3>;    1079                         #address-cells = <3>;
1234                         #size-cells = <2>;       1080                         #size-cells = <2>;
1235                         device_type = "pci";     1081                         device_type = "pci";
1236                         dma-coherent;            1082                         dma-coherent;
1237                         apio-wins = <256>;       1083                         apio-wins = <256>;
1238                         ppio-wins = <24>;        1084                         ppio-wins = <24>;
1239                         bus-range = <0x0 0xff    1085                         bus-range = <0x0 0xff>;
1240                         ranges = <0x82000000     1086                         ranges = <0x82000000 0x0 0x40000000 0x90 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
1241                         msi-parent = <&its 0> !! 1087                         msi-parent = <&its>;
1242                         #interrupt-cells = <1    1088                         #interrupt-cells = <1>;
1243                         interrupt-map-mask =     1089                         interrupt-map-mask = <0 0 0 7>;
1244                         interrupt-map = <0000    1090                         interrupt-map = <0000 0 0 1 &gic 0 0 GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
1245                                         <0000    1091                                         <0000 0 0 2 &gic 0 0 GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
1246                                         <0000    1092                                         <0000 0 0 3 &gic 0 0 GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
1247                                         <0000    1093                                         <0000 0 0 4 &gic 0 0 GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
1248                         iommu-map = <0 &smmu     1094                         iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
1249                         status = "disabled";     1095                         status = "disabled";
1250                 };                               1096                 };
1251                                                  1097 
1252                 pcie4: pcie@3700000 {            1098                 pcie4: pcie@3700000 {
1253                         compatible = "fsl,lx2    1099                         compatible = "fsl,lx2160a-pcie";
1254                         reg = <0x00 0x0370000 !! 1100                         reg = <0x00 0x03700000 0x0 0x00100000   /* controller registers */
1255                               <0x98 0x0000000 !! 1101                                0x98 0x00000000 0x0 0x00002000>; /* configuration space */
1256                         reg-names = "csr_axi_    1102                         reg-names = "csr_axi_slave", "config_axi_slave";
1257                         interrupts = <GIC_SPI    1103                         interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, /* AER interrupt */
1258                                      <GIC_SPI    1104                                      <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, /* PME interrupt */
1259                                      <GIC_SPI    1105                                      <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>; /* controller interrupt */
1260                         interrupt-names = "ae    1106                         interrupt-names = "aer", "pme", "intr";
1261                         #address-cells = <3>;    1107                         #address-cells = <3>;
1262                         #size-cells = <2>;       1108                         #size-cells = <2>;
1263                         device_type = "pci";     1109                         device_type = "pci";
1264                         dma-coherent;            1110                         dma-coherent;
1265                         apio-wins = <8>;         1111                         apio-wins = <8>;
1266                         ppio-wins = <8>;         1112                         ppio-wins = <8>;
1267                         bus-range = <0x0 0xff    1113                         bus-range = <0x0 0xff>;
1268                         ranges = <0x82000000     1114                         ranges = <0x82000000 0x0 0x40000000 0x98 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
1269                         msi-parent = <&its 0> !! 1115                         msi-parent = <&its>;
1270                         #interrupt-cells = <1    1116                         #interrupt-cells = <1>;
1271                         interrupt-map-mask =     1117                         interrupt-map-mask = <0 0 0 7>;
1272                         interrupt-map = <0000    1118                         interrupt-map = <0000 0 0 1 &gic 0 0 GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
1273                                         <0000    1119                                         <0000 0 0 2 &gic 0 0 GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
1274                                         <0000    1120                                         <0000 0 0 3 &gic 0 0 GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
1275                                         <0000    1121                                         <0000 0 0 4 &gic 0 0 GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
1276                         iommu-map = <0 &smmu     1122                         iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
1277                         status = "disabled";     1123                         status = "disabled";
1278                 };                               1124                 };
1279                                                  1125 
1280                 pcie5: pcie@3800000 {            1126                 pcie5: pcie@3800000 {
1281                         compatible = "fsl,lx2    1127                         compatible = "fsl,lx2160a-pcie";
1282                         reg = <0x00 0x0380000 !! 1128                         reg = <0x00 0x03800000 0x0 0x00100000   /* controller registers */
1283                               <0xa0 0x0000000 !! 1129                                0xa0 0x00000000 0x0 0x00002000>; /* configuration space */
1284                         reg-names = "csr_axi_    1130                         reg-names = "csr_axi_slave", "config_axi_slave";
1285                         interrupts = <GIC_SPI    1131                         interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>, /* AER interrupt */
1286                                      <GIC_SPI    1132                                      <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>, /* PME interrupt */
1287                                      <GIC_SPI    1133                                      <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>; /* controller interrupt */
1288                         interrupt-names = "ae    1134                         interrupt-names = "aer", "pme", "intr";
1289                         #address-cells = <3>;    1135                         #address-cells = <3>;
1290                         #size-cells = <2>;       1136                         #size-cells = <2>;
1291                         device_type = "pci";     1137                         device_type = "pci";
1292                         dma-coherent;            1138                         dma-coherent;
1293                         apio-wins = <256>;       1139                         apio-wins = <256>;
1294                         ppio-wins = <24>;        1140                         ppio-wins = <24>;
1295                         bus-range = <0x0 0xff    1141                         bus-range = <0x0 0xff>;
1296                         ranges = <0x82000000     1142                         ranges = <0x82000000 0x0 0x40000000 0xa0 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
1297                         msi-parent = <&its 0> !! 1143                         msi-parent = <&its>;
1298                         #interrupt-cells = <1    1144                         #interrupt-cells = <1>;
1299                         interrupt-map-mask =     1145                         interrupt-map-mask = <0 0 0 7>;
1300                         interrupt-map = <0000    1146                         interrupt-map = <0000 0 0 1 &gic 0 0 GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
1301                                         <0000    1147                                         <0000 0 0 2 &gic 0 0 GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
1302                                         <0000    1148                                         <0000 0 0 3 &gic 0 0 GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
1303                                         <0000    1149                                         <0000 0 0 4 &gic 0 0 GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
1304                         iommu-map = <0 &smmu     1150                         iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
1305                         status = "disabled";     1151                         status = "disabled";
1306                 };                               1152                 };
1307                                                  1153 
1308                 pcie6: pcie@3900000 {            1154                 pcie6: pcie@3900000 {
1309                         compatible = "fsl,lx2    1155                         compatible = "fsl,lx2160a-pcie";
1310                         reg = <0x00 0x0390000 !! 1156                         reg = <0x00 0x03900000 0x0 0x00100000   /* controller registers */
1311                               <0xa8 0x0000000 !! 1157                                0xa8 0x00000000 0x0 0x00002000>; /* configuration space */
1312                         reg-names = "csr_axi_    1158                         reg-names = "csr_axi_slave", "config_axi_slave";
1313                         interrupts = <GIC_SPI    1159                         interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>, /* AER interrupt */
1314                                      <GIC_SPI    1160                                      <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>, /* PME interrupt */
1315                                      <GIC_SPI    1161                                      <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>; /* controller interrupt */
1316                         interrupt-names = "ae    1162                         interrupt-names = "aer", "pme", "intr";
1317                         #address-cells = <3>;    1163                         #address-cells = <3>;
1318                         #size-cells = <2>;       1164                         #size-cells = <2>;
1319                         device_type = "pci";     1165                         device_type = "pci";
1320                         dma-coherent;            1166                         dma-coherent;
1321                         apio-wins = <8>;         1167                         apio-wins = <8>;
1322                         ppio-wins = <8>;         1168                         ppio-wins = <8>;
1323                         bus-range = <0x0 0xff    1169                         bus-range = <0x0 0xff>;
1324                         ranges = <0x82000000     1170                         ranges = <0x82000000 0x0 0x40000000 0xa8 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
1325                         msi-parent = <&its 0> !! 1171                         msi-parent = <&its>;
1326                         #interrupt-cells = <1    1172                         #interrupt-cells = <1>;
1327                         interrupt-map-mask =     1173                         interrupt-map-mask = <0 0 0 7>;
1328                         interrupt-map = <0000    1174                         interrupt-map = <0000 0 0 1 &gic 0 0 GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
1329                                         <0000    1175                                         <0000 0 0 2 &gic 0 0 GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
1330                                         <0000    1176                                         <0000 0 0 3 &gic 0 0 GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
1331                                         <0000    1177                                         <0000 0 0 4 &gic 0 0 GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
1332                         iommu-map = <0 &smmu     1178                         iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
1333                         status = "disabled";     1179                         status = "disabled";
1334                 };                               1180                 };
1335                                                  1181 
1336                 smmu: iommu@5000000 {            1182                 smmu: iommu@5000000 {
1337                         compatible = "arm,mmu    1183                         compatible = "arm,mmu-500";
1338                         reg = <0 0x5000000 0     1184                         reg = <0 0x5000000 0 0x800000>;
1339                         #iommu-cells = <1>;      1185                         #iommu-cells = <1>;
1340                         #global-interrupts =     1186                         #global-interrupts = <14>;
1341                                      // globa    1187                                      // global secure fault
1342                         interrupts = <GIC_SPI    1188                         interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
1343                                      // combi    1189                                      // combined secure
1344                                      <GIC_SPI    1190                                      <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
1345                                      // globa    1191                                      // global non-secure fault
1346                                      <GIC_SPI    1192                                      <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
1347                                      // combi    1193                                      // combined non-secure
1348                                      <GIC_SPI    1194                                      <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
1349                                      // perfo    1195                                      // performance counter interrupts 0-9
1350                                      <GIC_SPI    1196                                      <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>,
1351                                      <GIC_SPI    1197                                      <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>,
1352                                      <GIC_SPI    1198                                      <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>,
1353                                      <GIC_SPI    1199                                      <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>,
1354                                      <GIC_SPI    1200                                      <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>,
1355                                      <GIC_SPI    1201                                      <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>,
1356                                      <GIC_SPI    1202                                      <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>,
1357                                      <GIC_SPI    1203                                      <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>,
1358                                      <GIC_SPI    1204                                      <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>,
1359                                      <GIC_SPI    1205                                      <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>,
1360                                      // per c    1206                                      // per context interrupt, 64 interrupts
1361                                      <GIC_SPI    1207                                      <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>,
1362                                      <GIC_SPI    1208                                      <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>,
1363                                      <GIC_SPI    1209                                      <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>,
1364                                      <GIC_SPI    1210                                      <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>,
1365                                      <GIC_SPI    1211                                      <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>,
1366                                      <GIC_SPI    1212                                      <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>,
1367                                      <GIC_SPI    1213                                      <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>,
1368                                      <GIC_SPI    1214                                      <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>,
1369                                      <GIC_SPI    1215                                      <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>,
1370                                      <GIC_SPI    1216                                      <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
1371                                      <GIC_SPI    1217                                      <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>,
1372                                      <GIC_SPI    1218                                      <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>,
1373                                      <GIC_SPI    1219                                      <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>,
1374                                      <GIC_SPI    1220                                      <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>,
1375                                      <GIC_SPI    1221                                      <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>,
1376                                      <GIC_SPI    1222                                      <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>,
1377                                      <GIC_SPI    1223                                      <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>,
1378                                      <GIC_SPI    1224                                      <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>,
1379                                      <GIC_SPI    1225                                      <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>,
1380                                      <GIC_SPI    1226                                      <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>,
1381                                      <GIC_SPI    1227                                      <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>,
1382                                      <GIC_SPI    1228                                      <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>,
1383                                      <GIC_SPI    1229                                      <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>,
1384                                      <GIC_SPI    1230                                      <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>,
1385                                      <GIC_SPI    1231                                      <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1386                                      <GIC_SPI    1232                                      <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>,
1387                                      <GIC_SPI    1233                                      <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>,
1388                                      <GIC_SPI    1234                                      <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>,
1389                                      <GIC_SPI    1235                                      <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>,
1390                                      <GIC_SPI    1236                                      <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>,
1391                                      <GIC_SPI    1237                                      <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>,
1392                                      <GIC_SPI    1238                                      <GIC_SPI 177 IRQ_TYPE_LEVEL_HIGH>,
1393                                      <GIC_SPI    1239                                      <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>,
1394                                      <GIC_SPI    1240                                      <GIC_SPI 179 IRQ_TYPE_LEVEL_HIGH>,
1395                                      <GIC_SPI    1241                                      <GIC_SPI 180 IRQ_TYPE_LEVEL_HIGH>,
1396                                      <GIC_SPI    1242                                      <GIC_SPI 181 IRQ_TYPE_LEVEL_HIGH>,
1397                                      <GIC_SPI    1243                                      <GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>,
1398                                      <GIC_SPI    1244                                      <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>,
1399                                      <GIC_SPI    1245                                      <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>,
1400                                      <GIC_SPI    1246                                      <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>,
1401                                      <GIC_SPI    1247                                      <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>,
1402                                      <GIC_SPI    1248                                      <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>,
1403                                      <GIC_SPI    1249                                      <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>,
1404                                      <GIC_SPI    1250                                      <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>,
1405                                      <GIC_SPI    1251                                      <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>,
1406                                      <GIC_SPI    1252                                      <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>,
1407                                      <GIC_SPI    1253                                      <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>,
1408                                      <GIC_SPI    1254                                      <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH>,
1409                                      <GIC_SPI    1255                                      <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>,
1410                                      <GIC_SPI    1256                                      <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH>,
1411                                      <GIC_SPI    1257                                      <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>,
1412                                      <GIC_SPI    1258                                      <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>,
1413                                      <GIC_SPI    1259                                      <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>,
1414                                      <GIC_SPI    1260                                      <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>,
1415                                      <GIC_SPI    1261                                      <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>,
1416                                      <GIC_SPI    1262                                      <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>,
1417                                      <GIC_SPI    1263                                      <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>,
1418                                      <GIC_SPI    1264                                      <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>,
1419                                      <GIC_SPI    1265                                      <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>,
1420                                      <GIC_SPI    1266                                      <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>,
1421                                      <GIC_SPI    1267                                      <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>,
1422                                      <GIC_SPI    1268                                      <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>,
1423                                      <GIC_SPI    1269                                      <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>,
1424                                      <GIC_SPI    1270                                      <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>;
1425                         dma-coherent;            1271                         dma-coherent;
1426                 };                               1272                 };
1427                                                  1273 
1428                 console@8340020 {                1274                 console@8340020 {
1429                         compatible = "fsl,dpa    1275                         compatible = "fsl,dpaa2-console";
1430                         reg = <0x00000000 0x0    1276                         reg = <0x00000000 0x08340020 0 0x2>;
1431                 };                               1277                 };
1432                                                  1278 
1433                 ptp-timer@8b95000 {              1279                 ptp-timer@8b95000 {
1434                         compatible = "fsl,dpa    1280                         compatible = "fsl,dpaa2-ptp";
1435                         reg = <0x0 0x8b95000     1281                         reg = <0x0 0x8b95000 0x0 0x100>;
1436                         clocks = <&clockgen Q !! 1282                         clocks = <&clockgen 4 1>;
1437                                             Q << 
1438                         little-endian;           1283                         little-endian;
1439                         fsl,extts-fifo;          1284                         fsl,extts-fifo;
1440                 };                               1285                 };
1441                                                  1286 
1442                 /* WRIOP0: 0x8b8_0000, E-MDIO    1287                 /* WRIOP0: 0x8b8_0000, E-MDIO1: 0x1_6000 */
1443                 emdio1: mdio@8b96000 {           1288                 emdio1: mdio@8b96000 {
1444                         compatible = "fsl,fma    1289                         compatible = "fsl,fman-memac-mdio";
1445                         reg = <0x0 0x8b96000     1290                         reg = <0x0 0x8b96000 0x0 0x1000>;
1446                         interrupts = <GIC_SPI    1291                         interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
1447                         #address-cells = <1>;    1292                         #address-cells = <1>;
1448                         #size-cells = <0>;       1293                         #size-cells = <0>;
1449                         little-endian;           1294                         little-endian;
1450                         clock-frequency = <25 << 
1451                         clocks = <&clockgen Q << 
1452                                             Q << 
1453                         status = "disabled";     1295                         status = "disabled";
1454                 };                               1296                 };
1455                                                  1297 
1456                 emdio2: mdio@8b97000 {           1298                 emdio2: mdio@8b97000 {
1457                         compatible = "fsl,fma    1299                         compatible = "fsl,fman-memac-mdio";
1458                         reg = <0x0 0x8b97000     1300                         reg = <0x0 0x8b97000 0x0 0x1000>;
1459                         interrupts = <GIC_SPI    1301                         interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
1460                         little-endian;           1302                         little-endian;
1461                         #address-cells = <1>;    1303                         #address-cells = <1>;
1462                         #size-cells = <0>;       1304                         #size-cells = <0>;
1463                         clock-frequency = <25 << 
1464                         clocks = <&clockgen Q << 
1465                                             Q << 
1466                         status = "disabled";  << 
1467                 };                            << 
1468                                               << 
1469                 pcs_mdio1: mdio@8c07000 {     << 
1470                         compatible = "fsl,fma << 
1471                         reg = <0x0 0x8c07000  << 
1472                         little-endian;        << 
1473                         #address-cells = <1>; << 
1474                         #size-cells = <0>;    << 
1475                         status = "disabled";  << 
1476                                               << 
1477                         pcs1: ethernet-phy@0  << 
1478                                 reg = <0>;    << 
1479                         };                    << 
1480                 };                            << 
1481                                               << 
1482                 pcs_mdio2: mdio@8c0b000 {     << 
1483                         compatible = "fsl,fma << 
1484                         reg = <0x0 0x8c0b000  << 
1485                         little-endian;        << 
1486                         #address-cells = <1>; << 
1487                         #size-cells = <0>;    << 
1488                         status = "disabled";  << 
1489                                               << 
1490                         pcs2: ethernet-phy@0  << 
1491                                 reg = <0>;    << 
1492                         };                    << 
1493                 };                            << 
1494                                               << 
1495                 pcs_mdio3: mdio@8c0f000 {     << 
1496                         compatible = "fsl,fma << 
1497                         reg = <0x0 0x8c0f000  << 
1498                         little-endian;        << 
1499                         #address-cells = <1>; << 
1500                         #size-cells = <0>;    << 
1501                         status = "disabled";  << 
1502                                               << 
1503                         pcs3: ethernet-phy@0  << 
1504                                 reg = <0>;    << 
1505                         };                    << 
1506                 };                            << 
1507                                               << 
1508                 pcs_mdio4: mdio@8c13000 {     << 
1509                         compatible = "fsl,fma << 
1510                         reg = <0x0 0x8c13000  << 
1511                         little-endian;        << 
1512                         #address-cells = <1>; << 
1513                         #size-cells = <0>;    << 
1514                         status = "disabled";  << 
1515                                               << 
1516                         pcs4: ethernet-phy@0  << 
1517                                 reg = <0>;    << 
1518                         };                    << 
1519                 };                            << 
1520                                               << 
1521                 pcs_mdio5: mdio@8c17000 {     << 
1522                         compatible = "fsl,fma << 
1523                         reg = <0x0 0x8c17000  << 
1524                         little-endian;        << 
1525                         #address-cells = <1>; << 
1526                         #size-cells = <0>;    << 
1527                         status = "disabled";  << 
1528                                               << 
1529                         pcs5: ethernet-phy@0  << 
1530                                 reg = <0>;    << 
1531                         };                    << 
1532                 };                            << 
1533                                               << 
1534                 pcs_mdio6: mdio@8c1b000 {     << 
1535                         compatible = "fsl,fma << 
1536                         reg = <0x0 0x8c1b000  << 
1537                         little-endian;        << 
1538                         #address-cells = <1>; << 
1539                         #size-cells = <0>;    << 
1540                         status = "disabled";  << 
1541                                               << 
1542                         pcs6: ethernet-phy@0  << 
1543                                 reg = <0>;    << 
1544                         };                    << 
1545                 };                            << 
1546                                               << 
1547                 pcs_mdio7: mdio@8c1f000 {     << 
1548                         compatible = "fsl,fma << 
1549                         reg = <0x0 0x8c1f000  << 
1550                         little-endian;        << 
1551                         #address-cells = <1>; << 
1552                         #size-cells = <0>;    << 
1553                         status = "disabled";  << 
1554                                               << 
1555                         pcs7: ethernet-phy@0  << 
1556                                 reg = <0>;    << 
1557                         };                    << 
1558                 };                            << 
1559                                               << 
1560                 pcs_mdio8: mdio@8c23000 {     << 
1561                         compatible = "fsl,fma << 
1562                         reg = <0x0 0x8c23000  << 
1563                         little-endian;        << 
1564                         #address-cells = <1>; << 
1565                         #size-cells = <0>;    << 
1566                         status = "disabled";  << 
1567                                               << 
1568                         pcs8: ethernet-phy@0  << 
1569                                 reg = <0>;    << 
1570                         };                    << 
1571                 };                            << 
1572                                               << 
1573                 pcs_mdio9: mdio@8c27000 {     << 
1574                         compatible = "fsl,fma << 
1575                         reg = <0x0 0x8c27000  << 
1576                         little-endian;        << 
1577                         #address-cells = <1>; << 
1578                         #size-cells = <0>;    << 
1579                         status = "disabled";  << 
1580                                               << 
1581                         pcs9: ethernet-phy@0  << 
1582                                 reg = <0>;    << 
1583                         };                    << 
1584                 };                            << 
1585                                               << 
1586                 pcs_mdio10: mdio@8c2b000 {    << 
1587                         compatible = "fsl,fma << 
1588                         reg = <0x0 0x8c2b000  << 
1589                         little-endian;        << 
1590                         #address-cells = <1>; << 
1591                         #size-cells = <0>;    << 
1592                         status = "disabled";  << 
1593                                               << 
1594                         pcs10: ethernet-phy@0 << 
1595                                 reg = <0>;    << 
1596                         };                    << 
1597                 };                            << 
1598                                               << 
1599                 pcs_mdio11: mdio@8c2f000 {    << 
1600                         compatible = "fsl,fma << 
1601                         reg = <0x0 0x8c2f000  << 
1602                         little-endian;        << 
1603                         #address-cells = <1>; << 
1604                         #size-cells = <0>;    << 
1605                         status = "disabled";  << 
1606                                               << 
1607                         pcs11: ethernet-phy@0 << 
1608                                 reg = <0>;    << 
1609                         };                    << 
1610                 };                            << 
1611                                               << 
1612                 pcs_mdio12: mdio@8c33000 {    << 
1613                         compatible = "fsl,fma << 
1614                         reg = <0x0 0x8c33000  << 
1615                         little-endian;        << 
1616                         #address-cells = <1>; << 
1617                         #size-cells = <0>;    << 
1618                         status = "disabled";  << 
1619                                               << 
1620                         pcs12: ethernet-phy@0 << 
1621                                 reg = <0>;    << 
1622                         };                    << 
1623                 };                            << 
1624                                               << 
1625                 pcs_mdio13: mdio@8c37000 {    << 
1626                         compatible = "fsl,fma << 
1627                         reg = <0x0 0x8c37000  << 
1628                         little-endian;        << 
1629                         #address-cells = <1>; << 
1630                         #size-cells = <0>;    << 
1631                         status = "disabled";  << 
1632                                               << 
1633                         pcs13: ethernet-phy@0 << 
1634                                 reg = <0>;    << 
1635                         };                    << 
1636                 };                            << 
1637                                               << 
1638                 pcs_mdio14: mdio@8c3b000 {    << 
1639                         compatible = "fsl,fma << 
1640                         reg = <0x0 0x8c3b000  << 
1641                         little-endian;        << 
1642                         #address-cells = <1>; << 
1643                         #size-cells = <0>;    << 
1644                         status = "disabled";  << 
1645                                               << 
1646                         pcs14: ethernet-phy@0 << 
1647                                 reg = <0>;    << 
1648                         };                    << 
1649                 };                            << 
1650                                               << 
1651                 pcs_mdio15: mdio@8c3f000 {    << 
1652                         compatible = "fsl,fma << 
1653                         reg = <0x0 0x8c3f000  << 
1654                         little-endian;        << 
1655                         #address-cells = <1>; << 
1656                         #size-cells = <0>;    << 
1657                         status = "disabled";     1305                         status = "disabled";
1658                                               << 
1659                         pcs15: ethernet-phy@0 << 
1660                                 reg = <0>;    << 
1661                         };                    << 
1662                 };                            << 
1663                                               << 
1664                 pcs_mdio16: mdio@8c43000 {    << 
1665                         compatible = "fsl,fma << 
1666                         reg = <0x0 0x8c43000  << 
1667                         little-endian;        << 
1668                         #address-cells = <1>; << 
1669                         #size-cells = <0>;    << 
1670                         status = "disabled";  << 
1671                                               << 
1672                         pcs16: ethernet-phy@0 << 
1673                                 reg = <0>;    << 
1674                         };                    << 
1675                 };                            << 
1676                                               << 
1677                 pcs_mdio17: mdio@8c47000 {    << 
1678                         compatible = "fsl,fma << 
1679                         reg = <0x0 0x8c47000  << 
1680                         little-endian;        << 
1681                         #address-cells = <1>; << 
1682                         #size-cells = <0>;    << 
1683                         status = "disabled";  << 
1684                                               << 
1685                         pcs17: ethernet-phy@0 << 
1686                                 reg = <0>;    << 
1687                         };                    << 
1688                 };                            << 
1689                                               << 
1690                 pcs_mdio18: mdio@8c4b000 {    << 
1691                         compatible = "fsl,fma << 
1692                         reg = <0x0 0x8c4b000  << 
1693                         little-endian;        << 
1694                         #address-cells = <1>; << 
1695                         #size-cells = <0>;    << 
1696                         status = "disabled";  << 
1697                                               << 
1698                         pcs18: ethernet-phy@0 << 
1699                                 reg = <0>;    << 
1700                         };                    << 
1701                 };                            << 
1702                                               << 
1703                 pinmux_i2crv: pinmux@70010012 << 
1704                         compatible = "pinctrl << 
1705                         reg = <0x00000007 0x0 << 
1706                         #address-cells = <1>; << 
1707                         #size-cells = <0>;    << 
1708                         pinctrl-single,bit-pe << 
1709                         pinctrl-single,regist << 
1710                         pinctrl-single,functi << 
1711                                               << 
1712                         i2c1_scl: i2c1-scl-pi << 
1713                                 pinctrl-singl << 
1714                         };                    << 
1715                                               << 
1716                         i2c1_scl_gpio: i2c1-s << 
1717                                 pinctrl-singl << 
1718                         };                    << 
1719                                               << 
1720                         i2c2_scl: i2c2-scl-pi << 
1721                                 pinctrl-singl << 
1722                         };                    << 
1723                                               << 
1724                         i2c2_scl_gpio: i2c2-s << 
1725                                 pinctrl-singl << 
1726                         };                    << 
1727                                               << 
1728                         i2c3_scl: i2c3-scl-pi << 
1729                                 pinctrl-singl << 
1730                         };                    << 
1731                                               << 
1732                         i2c3_scl_gpio: i2c3-s << 
1733                                 pinctrl-singl << 
1734                         };                    << 
1735                                               << 
1736                         i2c4_scl: i2c4-scl-pi << 
1737                                 pinctrl-singl << 
1738                         };                    << 
1739                                               << 
1740                         i2c4_scl_gpio: i2c4-s << 
1741                                 pinctrl-singl << 
1742                         };                    << 
1743                                               << 
1744                         i2c5_scl: i2c5-scl-pi << 
1745                                 pinctrl-singl << 
1746                         };                    << 
1747                                               << 
1748                         i2c5_scl_gpio: i2c5-s << 
1749                                 pinctrl-singl << 
1750                         };                    << 
1751                                               << 
1752                         i2c6_scl: i2c6-scl-pi << 
1753                                 pinctrl-singl << 
1754                         };                    << 
1755                                               << 
1756                         i2c6_scl_gpio: i2c6-s << 
1757                                 pinctrl-singl << 
1758                         };                    << 
1759                                               << 
1760                         i2c7_scl: i2c7-scl-pi << 
1761                                 pinctrl-singl << 
1762                         };                    << 
1763                                               << 
1764                         i2c7_scl_gpio: i2c7-s << 
1765                                 pinctrl-singl << 
1766                         };                    << 
1767                                               << 
1768                         i2c0_scl: i2c0-scl-pi << 
1769                                 pinctrl-singl << 
1770                         };                    << 
1771                                               << 
1772                         i2c0_scl_gpio: i2c0-s << 
1773                                 pinctrl-singl << 
1774                         };                    << 
1775                 };                               1306                 };
1776                                                  1307 
1777                 fsl_mc: fsl-mc@80c000000 {       1308                 fsl_mc: fsl-mc@80c000000 {
1778                         compatible = "fsl,qor    1309                         compatible = "fsl,qoriq-mc";
1779                         reg = <0x00000008 0x0    1310                         reg = <0x00000008 0x0c000000 0 0x40>,
1780                               <0x00000000 0x0    1311                               <0x00000000 0x08340000 0 0x40000>;
1781                         msi-parent = <&its 0> !! 1312                         msi-parent = <&its>;
1782                         /* iommu-map property    1313                         /* iommu-map property is fixed up by u-boot */
1783                         iommu-map = <0 &smmu     1314                         iommu-map = <0 &smmu 0 0>;
1784                         dma-coherent;            1315                         dma-coherent;
1785                         #address-cells = <3>;    1316                         #address-cells = <3>;
1786                         #size-cells = <1>;       1317                         #size-cells = <1>;
1787                                                  1318 
1788                         /*                       1319                         /*
1789                          * Region type 0x0 -     1320                          * Region type 0x0 - MC portals
1790                          * Region type 0x1 -     1321                          * Region type 0x1 - QBMAN portals
1791                          */                      1322                          */
1792                         ranges = <0x0 0x0 0x0    1323                         ranges = <0x0 0x0 0x0 0x8 0x0c000000 0x4000000
1793                                   0x1 0x0 0x0    1324                                   0x1 0x0 0x0 0x8 0x18000000 0x8000000>;
1794                                                  1325 
1795                         /*                       1326                         /*
1796                          * Define the maximum    1327                          * Define the maximum number of MACs present on the SoC.
1797                          */                      1328                          */
1798                         dpmacs {                 1329                         dpmacs {
1799                                 #address-cell    1330                                 #address-cells = <1>;
1800                                 #size-cells =    1331                                 #size-cells = <0>;
1801                                                  1332 
1802                                 dpmac1: ether !! 1333                                 dpmac1: dpmac@1 {
1803                                         compa    1334                                         compatible = "fsl,qoriq-mc-dpmac";
1804                                         reg =    1335                                         reg = <0x1>;
1805                                         pcs-h << 
1806                                 };               1336                                 };
1807                                                  1337 
1808                                 dpmac2: ether !! 1338                                 dpmac2: dpmac@2 {
1809                                         compa    1339                                         compatible = "fsl,qoriq-mc-dpmac";
1810                                         reg =    1340                                         reg = <0x2>;
1811                                         pcs-h << 
1812                                 };               1341                                 };
1813                                                  1342 
1814                                 dpmac3: ether !! 1343                                 dpmac3: dpmac@3 {
1815                                         compa    1344                                         compatible = "fsl,qoriq-mc-dpmac";
1816                                         reg =    1345                                         reg = <0x3>;
1817                                         pcs-h << 
1818                                 };               1346                                 };
1819                                                  1347 
1820                                 dpmac4: ether !! 1348                                 dpmac4: dpmac@4 {
1821                                         compa    1349                                         compatible = "fsl,qoriq-mc-dpmac";
1822                                         reg =    1350                                         reg = <0x4>;
1823                                         pcs-h << 
1824                                 };               1351                                 };
1825                                                  1352 
1826                                 dpmac5: ether !! 1353                                 dpmac5: dpmac@5 {
1827                                         compa    1354                                         compatible = "fsl,qoriq-mc-dpmac";
1828                                         reg =    1355                                         reg = <0x5>;
1829                                         pcs-h << 
1830                                 };               1356                                 };
1831                                                  1357 
1832                                 dpmac6: ether !! 1358                                 dpmac6: dpmac@6 {
1833                                         compa    1359                                         compatible = "fsl,qoriq-mc-dpmac";
1834                                         reg =    1360                                         reg = <0x6>;
1835                                         pcs-h << 
1836                                 };               1361                                 };
1837                                                  1362 
1838                                 dpmac7: ether !! 1363                                 dpmac7: dpmac@7 {
1839                                         compa    1364                                         compatible = "fsl,qoriq-mc-dpmac";
1840                                         reg =    1365                                         reg = <0x7>;
1841                                         pcs-h << 
1842                                 };               1366                                 };
1843                                                  1367 
1844                                 dpmac8: ether !! 1368                                 dpmac8: dpmac@8 {
1845                                         compa    1369                                         compatible = "fsl,qoriq-mc-dpmac";
1846                                         reg =    1370                                         reg = <0x8>;
1847                                         pcs-h << 
1848                                 };               1371                                 };
1849                                                  1372 
1850                                 dpmac9: ether !! 1373                                 dpmac9: dpmac@9 {
1851                                         compa    1374                                         compatible = "fsl,qoriq-mc-dpmac";
1852                                         reg =    1375                                         reg = <0x9>;
1853                                         pcs-h << 
1854                                 };               1376                                 };
1855                                                  1377 
1856                                 dpmac10: ethe !! 1378                                 dpmac10: dpmac@a {
1857                                         compa    1379                                         compatible = "fsl,qoriq-mc-dpmac";
1858                                         reg =    1380                                         reg = <0xa>;
1859                                         pcs-h << 
1860                                 };               1381                                 };
1861                                                  1382 
1862                                 dpmac11: ethe !! 1383                                 dpmac11: dpmac@b {
1863                                         compa    1384                                         compatible = "fsl,qoriq-mc-dpmac";
1864                                         reg =    1385                                         reg = <0xb>;
1865                                         pcs-h << 
1866                                 };               1386                                 };
1867                                                  1387 
1868                                 dpmac12: ethe !! 1388                                 dpmac12: dpmac@c {
1869                                         compa    1389                                         compatible = "fsl,qoriq-mc-dpmac";
1870                                         reg =    1390                                         reg = <0xc>;
1871                                         pcs-h << 
1872                                 };               1391                                 };
1873                                                  1392 
1874                                 dpmac13: ethe !! 1393                                 dpmac13: dpmac@d {
1875                                         compa    1394                                         compatible = "fsl,qoriq-mc-dpmac";
1876                                         reg =    1395                                         reg = <0xd>;
1877                                         pcs-h << 
1878                                 };               1396                                 };
1879                                                  1397 
1880                                 dpmac14: ethe !! 1398                                 dpmac14: dpmac@e {
1881                                         compa    1399                                         compatible = "fsl,qoriq-mc-dpmac";
1882                                         reg =    1400                                         reg = <0xe>;
1883                                         pcs-h << 
1884                                 };               1401                                 };
1885                                                  1402 
1886                                 dpmac15: ethe !! 1403                                 dpmac15: dpmac@f {
1887                                         compa    1404                                         compatible = "fsl,qoriq-mc-dpmac";
1888                                         reg =    1405                                         reg = <0xf>;
1889                                         pcs-h << 
1890                                 };               1406                                 };
1891                                                  1407 
1892                                 dpmac16: ethe !! 1408                                 dpmac16: dpmac@10 {
1893                                         compa    1409                                         compatible = "fsl,qoriq-mc-dpmac";
1894                                         reg =    1410                                         reg = <0x10>;
1895                                         pcs-h << 
1896                                 };               1411                                 };
1897                                                  1412 
1898                                 dpmac17: ethe !! 1413                                 dpmac17: dpmac@11 {
1899                                         compa    1414                                         compatible = "fsl,qoriq-mc-dpmac";
1900                                         reg =    1415                                         reg = <0x11>;
1901                                         pcs-h << 
1902                                 };               1416                                 };
1903                                                  1417 
1904                                 dpmac18: ethe !! 1418                                 dpmac18: dpmac@12 {
1905                                         compa    1419                                         compatible = "fsl,qoriq-mc-dpmac";
1906                                         reg =    1420                                         reg = <0x12>;
1907                                         pcs-h << 
1908                                 };               1421                                 };
1909                         };                       1422                         };
1910                 };                            << 
1911         };                                    << 
1912                                               << 
1913         firmware {                            << 
1914                 optee: optee {                << 
1915                         compatible = "linaro, << 
1916                         method = "smc";       << 
1917                         status = "disabled";  << 
1918                 };                               1423                 };
1919         };                                       1424         };
1920 };                                               1425 };
                                                      

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php